STM32L443xx HAL User Manual
|
00001 /** 00002 ****************************************************************************** 00003 * @file stm32l4xx_hal_spi.h 00004 * @author MCD Application Team 00005 * @brief Header file of SPI HAL module. 00006 ****************************************************************************** 00007 * @attention 00008 * 00009 * Copyright (c) 2017 STMicroelectronics. 00010 * All rights reserved. 00011 * 00012 * This software is licensed under terms that can be found in the LICENSE file 00013 * in the root directory of this software component. 00014 * If no LICENSE file comes with this software, it is provided AS-IS. 00015 * 00016 ****************************************************************************** 00017 */ 00018 00019 /* Define to prevent recursive inclusion -------------------------------------*/ 00020 #ifndef STM32L4xx_HAL_SPI_H 00021 #define STM32L4xx_HAL_SPI_H 00022 00023 #ifdef __cplusplus 00024 extern "C" { 00025 #endif 00026 00027 /* Includes ------------------------------------------------------------------*/ 00028 #include "stm32l4xx_hal_def.h" 00029 00030 /** @addtogroup STM32L4xx_HAL_Driver 00031 * @{ 00032 */ 00033 00034 /** @addtogroup SPI 00035 * @{ 00036 */ 00037 00038 /* Exported types ------------------------------------------------------------*/ 00039 /** @defgroup SPI_Exported_Types SPI Exported Types 00040 * @{ 00041 */ 00042 00043 /** 00044 * @brief SPI Configuration Structure definition 00045 */ 00046 typedef struct 00047 { 00048 uint32_t Mode; /*!< Specifies the SPI operating mode. 00049 This parameter can be a value of @ref SPI_Mode */ 00050 00051 uint32_t Direction; /*!< Specifies the SPI bidirectional mode state. 00052 This parameter can be a value of @ref SPI_Direction */ 00053 00054 uint32_t DataSize; /*!< Specifies the SPI data size. 00055 This parameter can be a value of @ref SPI_Data_Size */ 00056 00057 uint32_t CLKPolarity; /*!< Specifies the serial clock steady state. 00058 This parameter can be a value of @ref SPI_Clock_Polarity */ 00059 00060 uint32_t CLKPhase; /*!< Specifies the clock active edge for the bit capture. 00061 This parameter can be a value of @ref SPI_Clock_Phase */ 00062 00063 uint32_t NSS; /*!< Specifies whether the NSS signal is managed by 00064 hardware (NSS pin) or by software using the SSI bit. 00065 This parameter can be a value of @ref SPI_Slave_Select_management */ 00066 00067 uint32_t BaudRatePrescaler; /*!< Specifies the Baud Rate prescaler value which will be 00068 used to configure the transmit and receive SCK clock. 00069 This parameter can be a value of @ref SPI_BaudRate_Prescaler 00070 @note The communication clock is derived from the master 00071 clock. The slave clock does not need to be set. */ 00072 00073 uint32_t FirstBit; /*!< Specifies whether data transfers start from MSB or LSB bit. 00074 This parameter can be a value of @ref SPI_MSB_LSB_transmission */ 00075 00076 uint32_t TIMode; /*!< Specifies if the TI mode is enabled or not. 00077 This parameter can be a value of @ref SPI_TI_mode */ 00078 00079 uint32_t CRCCalculation; /*!< Specifies if the CRC calculation is enabled or not. 00080 This parameter can be a value of @ref SPI_CRC_Calculation */ 00081 00082 uint32_t CRCPolynomial; /*!< Specifies the polynomial used for the CRC calculation. 00083 This parameter must be an odd number between Min_Data = 1 and Max_Data = 65535 */ 00084 00085 uint32_t CRCLength; /*!< Specifies the CRC Length used for the CRC calculation. 00086 CRC Length is only used with Data8 and Data16, not other data size 00087 This parameter can be a value of @ref SPI_CRC_length */ 00088 00089 uint32_t NSSPMode; /*!< Specifies whether the NSSP signal is enabled or not . 00090 This parameter can be a value of @ref SPI_NSSP_Mode 00091 This mode is activated by the NSSP bit in the SPIx_CR2 register and 00092 it takes effect only if the SPI interface is configured as Motorola SPI 00093 master (FRF=0) with capture on the first edge (SPIx_CR1 CPHA = 0, 00094 CPOL setting is ignored).. */ 00095 } SPI_InitTypeDef; 00096 00097 /** 00098 * @brief HAL SPI State structure definition 00099 */ 00100 typedef enum 00101 { 00102 HAL_SPI_STATE_RESET = 0x00U, /*!< Peripheral not Initialized */ 00103 HAL_SPI_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */ 00104 HAL_SPI_STATE_BUSY = 0x02U, /*!< an internal process is ongoing */ 00105 HAL_SPI_STATE_BUSY_TX = 0x03U, /*!< Data Transmission process is ongoing */ 00106 HAL_SPI_STATE_BUSY_RX = 0x04U, /*!< Data Reception process is ongoing */ 00107 HAL_SPI_STATE_BUSY_TX_RX = 0x05U, /*!< Data Transmission and Reception process is ongoing */ 00108 HAL_SPI_STATE_ERROR = 0x06U, /*!< SPI error state */ 00109 HAL_SPI_STATE_ABORT = 0x07U /*!< SPI abort is ongoing */ 00110 } HAL_SPI_StateTypeDef; 00111 00112 /** 00113 * @brief SPI handle Structure definition 00114 */ 00115 typedef struct __SPI_HandleTypeDef 00116 { 00117 SPI_TypeDef *Instance; /*!< SPI registers base address */ 00118 00119 SPI_InitTypeDef Init; /*!< SPI communication parameters */ 00120 00121 uint8_t *pTxBuffPtr; /*!< Pointer to SPI Tx transfer Buffer */ 00122 00123 uint16_t TxXferSize; /*!< SPI Tx Transfer size */ 00124 00125 __IO uint16_t TxXferCount; /*!< SPI Tx Transfer Counter */ 00126 00127 uint8_t *pRxBuffPtr; /*!< Pointer to SPI Rx transfer Buffer */ 00128 00129 uint16_t RxXferSize; /*!< SPI Rx Transfer size */ 00130 00131 __IO uint16_t RxXferCount; /*!< SPI Rx Transfer Counter */ 00132 00133 uint32_t CRCSize; /*!< SPI CRC size used for the transfer */ 00134 00135 void (*RxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Rx ISR */ 00136 00137 void (*TxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Tx ISR */ 00138 00139 DMA_HandleTypeDef *hdmatx; /*!< SPI Tx DMA Handle parameters */ 00140 00141 DMA_HandleTypeDef *hdmarx; /*!< SPI Rx DMA Handle parameters */ 00142 00143 HAL_LockTypeDef Lock; /*!< Locking object */ 00144 00145 __IO HAL_SPI_StateTypeDef State; /*!< SPI communication state */ 00146 00147 __IO uint32_t ErrorCode; /*!< SPI Error code */ 00148 00149 #if (USE_HAL_SPI_REGISTER_CALLBACKS == 1U) 00150 void (* TxCpltCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI Tx Completed callback */ 00151 void (* RxCpltCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI Rx Completed callback */ 00152 void (* TxRxCpltCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI TxRx Completed callback */ 00153 void (* TxHalfCpltCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI Tx Half Completed callback */ 00154 void (* RxHalfCpltCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI Rx Half Completed callback */ 00155 void (* TxRxHalfCpltCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI TxRx Half Completed callback */ 00156 void (* ErrorCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI Error callback */ 00157 void (* AbortCpltCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI Abort callback */ 00158 void (* MspInitCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI Msp Init callback */ 00159 void (* MspDeInitCallback)(struct __SPI_HandleTypeDef *hspi); /*!< SPI Msp DeInit callback */ 00160 00161 #endif /* USE_HAL_SPI_REGISTER_CALLBACKS */ 00162 } SPI_HandleTypeDef; 00163 00164 #if (USE_HAL_SPI_REGISTER_CALLBACKS == 1U) 00165 /** 00166 * @brief HAL SPI Callback ID enumeration definition 00167 */ 00168 typedef enum 00169 { 00170 HAL_SPI_TX_COMPLETE_CB_ID = 0x00U, /*!< SPI Tx Completed callback ID */ 00171 HAL_SPI_RX_COMPLETE_CB_ID = 0x01U, /*!< SPI Rx Completed callback ID */ 00172 HAL_SPI_TX_RX_COMPLETE_CB_ID = 0x02U, /*!< SPI TxRx Completed callback ID */ 00173 HAL_SPI_TX_HALF_COMPLETE_CB_ID = 0x03U, /*!< SPI Tx Half Completed callback ID */ 00174 HAL_SPI_RX_HALF_COMPLETE_CB_ID = 0x04U, /*!< SPI Rx Half Completed callback ID */ 00175 HAL_SPI_TX_RX_HALF_COMPLETE_CB_ID = 0x05U, /*!< SPI TxRx Half Completed callback ID */ 00176 HAL_SPI_ERROR_CB_ID = 0x06U, /*!< SPI Error callback ID */ 00177 HAL_SPI_ABORT_CB_ID = 0x07U, /*!< SPI Abort callback ID */ 00178 HAL_SPI_MSPINIT_CB_ID = 0x08U, /*!< SPI Msp Init callback ID */ 00179 HAL_SPI_MSPDEINIT_CB_ID = 0x09U /*!< SPI Msp DeInit callback ID */ 00180 00181 } HAL_SPI_CallbackIDTypeDef; 00182 00183 /** 00184 * @brief HAL SPI Callback pointer definition 00185 */ 00186 typedef void (*pSPI_CallbackTypeDef)(SPI_HandleTypeDef *hspi); /*!< pointer to an SPI callback function */ 00187 00188 #endif /* USE_HAL_SPI_REGISTER_CALLBACKS */ 00189 /** 00190 * @} 00191 */ 00192 00193 /* Exported constants --------------------------------------------------------*/ 00194 /** @defgroup SPI_Exported_Constants SPI Exported Constants 00195 * @{ 00196 */ 00197 00198 /** @defgroup SPI_Error_Code SPI Error Code 00199 * @{ 00200 */ 00201 #define HAL_SPI_ERROR_NONE (0x00000000U) /*!< No error */ 00202 #define HAL_SPI_ERROR_MODF (0x00000001U) /*!< MODF error */ 00203 #define HAL_SPI_ERROR_CRC (0x00000002U) /*!< CRC error */ 00204 #define HAL_SPI_ERROR_OVR (0x00000004U) /*!< OVR error */ 00205 #define HAL_SPI_ERROR_FRE (0x00000008U) /*!< FRE error */ 00206 #define HAL_SPI_ERROR_DMA (0x00000010U) /*!< DMA transfer error */ 00207 #define HAL_SPI_ERROR_FLAG (0x00000020U) /*!< Error on RXNE/TXE/BSY/FTLVL/FRLVL Flag */ 00208 #define HAL_SPI_ERROR_ABORT (0x00000040U) /*!< Error during SPI Abort procedure */ 00209 #if (USE_HAL_SPI_REGISTER_CALLBACKS == 1U) 00210 #define HAL_SPI_ERROR_INVALID_CALLBACK (0x00000080U) /*!< Invalid Callback error */ 00211 #endif /* USE_HAL_SPI_REGISTER_CALLBACKS */ 00212 /** 00213 * @} 00214 */ 00215 00216 /** @defgroup SPI_Mode SPI Mode 00217 * @{ 00218 */ 00219 #define SPI_MODE_SLAVE (0x00000000U) 00220 #define SPI_MODE_MASTER (SPI_CR1_MSTR | SPI_CR1_SSI) 00221 /** 00222 * @} 00223 */ 00224 00225 /** @defgroup SPI_Direction SPI Direction Mode 00226 * @{ 00227 */ 00228 #define SPI_DIRECTION_2LINES (0x00000000U) 00229 #define SPI_DIRECTION_2LINES_RXONLY SPI_CR1_RXONLY 00230 #define SPI_DIRECTION_1LINE SPI_CR1_BIDIMODE 00231 /** 00232 * @} 00233 */ 00234 00235 /** @defgroup SPI_Data_Size SPI Data Size 00236 * @{ 00237 */ 00238 #define SPI_DATASIZE_4BIT (0x00000300U) 00239 #define SPI_DATASIZE_5BIT (0x00000400U) 00240 #define SPI_DATASIZE_6BIT (0x00000500U) 00241 #define SPI_DATASIZE_7BIT (0x00000600U) 00242 #define SPI_DATASIZE_8BIT (0x00000700U) 00243 #define SPI_DATASIZE_9BIT (0x00000800U) 00244 #define SPI_DATASIZE_10BIT (0x00000900U) 00245 #define SPI_DATASIZE_11BIT (0x00000A00U) 00246 #define SPI_DATASIZE_12BIT (0x00000B00U) 00247 #define SPI_DATASIZE_13BIT (0x00000C00U) 00248 #define SPI_DATASIZE_14BIT (0x00000D00U) 00249 #define SPI_DATASIZE_15BIT (0x00000E00U) 00250 #define SPI_DATASIZE_16BIT (0x00000F00U) 00251 /** 00252 * @} 00253 */ 00254 00255 /** @defgroup SPI_Clock_Polarity SPI Clock Polarity 00256 * @{ 00257 */ 00258 #define SPI_POLARITY_LOW (0x00000000U) 00259 #define SPI_POLARITY_HIGH SPI_CR1_CPOL 00260 /** 00261 * @} 00262 */ 00263 00264 /** @defgroup SPI_Clock_Phase SPI Clock Phase 00265 * @{ 00266 */ 00267 #define SPI_PHASE_1EDGE (0x00000000U) 00268 #define SPI_PHASE_2EDGE SPI_CR1_CPHA 00269 /** 00270 * @} 00271 */ 00272 00273 /** @defgroup SPI_Slave_Select_management SPI Slave Select Management 00274 * @{ 00275 */ 00276 #define SPI_NSS_SOFT SPI_CR1_SSM 00277 #define SPI_NSS_HARD_INPUT (0x00000000U) 00278 #define SPI_NSS_HARD_OUTPUT (SPI_CR2_SSOE << 16U) 00279 /** 00280 * @} 00281 */ 00282 00283 /** @defgroup SPI_NSSP_Mode SPI NSS Pulse Mode 00284 * @{ 00285 */ 00286 #define SPI_NSS_PULSE_ENABLE SPI_CR2_NSSP 00287 #define SPI_NSS_PULSE_DISABLE (0x00000000U) 00288 /** 00289 * @} 00290 */ 00291 00292 /** @defgroup SPI_BaudRate_Prescaler SPI BaudRate Prescaler 00293 * @{ 00294 */ 00295 #define SPI_BAUDRATEPRESCALER_2 (0x00000000U) 00296 #define SPI_BAUDRATEPRESCALER_4 (SPI_CR1_BR_0) 00297 #define SPI_BAUDRATEPRESCALER_8 (SPI_CR1_BR_1) 00298 #define SPI_BAUDRATEPRESCALER_16 (SPI_CR1_BR_1 | SPI_CR1_BR_0) 00299 #define SPI_BAUDRATEPRESCALER_32 (SPI_CR1_BR_2) 00300 #define SPI_BAUDRATEPRESCALER_64 (SPI_CR1_BR_2 | SPI_CR1_BR_0) 00301 #define SPI_BAUDRATEPRESCALER_128 (SPI_CR1_BR_2 | SPI_CR1_BR_1) 00302 #define SPI_BAUDRATEPRESCALER_256 (SPI_CR1_BR_2 | SPI_CR1_BR_1 | SPI_CR1_BR_0) 00303 /** 00304 * @} 00305 */ 00306 00307 /** @defgroup SPI_MSB_LSB_transmission SPI MSB LSB Transmission 00308 * @{ 00309 */ 00310 #define SPI_FIRSTBIT_MSB (0x00000000U) 00311 #define SPI_FIRSTBIT_LSB SPI_CR1_LSBFIRST 00312 /** 00313 * @} 00314 */ 00315 00316 /** @defgroup SPI_TI_mode SPI TI Mode 00317 * @{ 00318 */ 00319 #define SPI_TIMODE_DISABLE (0x00000000U) 00320 #define SPI_TIMODE_ENABLE SPI_CR2_FRF 00321 /** 00322 * @} 00323 */ 00324 00325 /** @defgroup SPI_CRC_Calculation SPI CRC Calculation 00326 * @{ 00327 */ 00328 #define SPI_CRCCALCULATION_DISABLE (0x00000000U) 00329 #define SPI_CRCCALCULATION_ENABLE SPI_CR1_CRCEN 00330 /** 00331 * @} 00332 */ 00333 00334 /** @defgroup SPI_CRC_length SPI CRC Length 00335 * @{ 00336 * This parameter can be one of the following values: 00337 * SPI_CRC_LENGTH_DATASIZE: aligned with the data size 00338 * SPI_CRC_LENGTH_8BIT : CRC 8bit 00339 * SPI_CRC_LENGTH_16BIT : CRC 16bit 00340 */ 00341 #define SPI_CRC_LENGTH_DATASIZE (0x00000000U) 00342 #define SPI_CRC_LENGTH_8BIT (0x00000001U) 00343 #define SPI_CRC_LENGTH_16BIT (0x00000002U) 00344 /** 00345 * @} 00346 */ 00347 00348 /** @defgroup SPI_FIFO_reception_threshold SPI FIFO Reception Threshold 00349 * @{ 00350 * This parameter can be one of the following values: 00351 * SPI_RXFIFO_THRESHOLD or SPI_RXFIFO_THRESHOLD_QF : 00352 * RXNE event is generated if the FIFO 00353 * level is greater or equal to 1/4(8-bits). 00354 * SPI_RXFIFO_THRESHOLD_HF: RXNE event is generated if the FIFO 00355 * level is greater or equal to 1/2(16 bits). */ 00356 #define SPI_RXFIFO_THRESHOLD SPI_CR2_FRXTH 00357 #define SPI_RXFIFO_THRESHOLD_QF SPI_CR2_FRXTH 00358 #define SPI_RXFIFO_THRESHOLD_HF (0x00000000U) 00359 /** 00360 * @} 00361 */ 00362 00363 /** @defgroup SPI_Interrupt_definition SPI Interrupt Definition 00364 * @{ 00365 */ 00366 #define SPI_IT_TXE SPI_CR2_TXEIE 00367 #define SPI_IT_RXNE SPI_CR2_RXNEIE 00368 #define SPI_IT_ERR SPI_CR2_ERRIE 00369 /** 00370 * @} 00371 */ 00372 00373 /** @defgroup SPI_Flags_definition SPI Flags Definition 00374 * @{ 00375 */ 00376 #define SPI_FLAG_RXNE SPI_SR_RXNE /* SPI status flag: Rx buffer not empty flag */ 00377 #define SPI_FLAG_TXE SPI_SR_TXE /* SPI status flag: Tx buffer empty flag */ 00378 #define SPI_FLAG_BSY SPI_SR_BSY /* SPI status flag: Busy flag */ 00379 #define SPI_FLAG_CRCERR SPI_SR_CRCERR /* SPI Error flag: CRC error flag */ 00380 #define SPI_FLAG_MODF SPI_SR_MODF /* SPI Error flag: Mode fault flag */ 00381 #define SPI_FLAG_OVR SPI_SR_OVR /* SPI Error flag: Overrun flag */ 00382 #define SPI_FLAG_FRE SPI_SR_FRE /* SPI Error flag: TI mode frame format error flag */ 00383 #define SPI_FLAG_FTLVL SPI_SR_FTLVL /* SPI fifo transmission level */ 00384 #define SPI_FLAG_FRLVL SPI_SR_FRLVL /* SPI fifo reception level */ 00385 #define SPI_FLAG_MASK (SPI_SR_RXNE | SPI_SR_TXE | SPI_SR_BSY | SPI_SR_CRCERR\ 00386 | SPI_SR_MODF | SPI_SR_OVR | SPI_SR_FRE | SPI_SR_FTLVL | SPI_SR_FRLVL) 00387 /** 00388 * @} 00389 */ 00390 00391 /** @defgroup SPI_transmission_fifo_status_level SPI Transmission FIFO Status Level 00392 * @{ 00393 */ 00394 #define SPI_FTLVL_EMPTY (0x00000000U) 00395 #define SPI_FTLVL_QUARTER_FULL (0x00000800U) 00396 #define SPI_FTLVL_HALF_FULL (0x00001000U) 00397 #define SPI_FTLVL_FULL (0x00001800U) 00398 00399 /** 00400 * @} 00401 */ 00402 00403 /** @defgroup SPI_reception_fifo_status_level SPI Reception FIFO Status Level 00404 * @{ 00405 */ 00406 #define SPI_FRLVL_EMPTY (0x00000000U) 00407 #define SPI_FRLVL_QUARTER_FULL (0x00000200U) 00408 #define SPI_FRLVL_HALF_FULL (0x00000400U) 00409 #define SPI_FRLVL_FULL (0x00000600U) 00410 /** 00411 * @} 00412 */ 00413 00414 /** 00415 * @} 00416 */ 00417 00418 /* Exported macros -----------------------------------------------------------*/ 00419 /** @defgroup SPI_Exported_Macros SPI Exported Macros 00420 * @{ 00421 */ 00422 00423 /** @brief Reset SPI handle state. 00424 * @param __HANDLE__ specifies the SPI Handle. 00425 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00426 * @retval None 00427 */ 00428 #if (USE_HAL_SPI_REGISTER_CALLBACKS == 1U) 00429 #define __HAL_SPI_RESET_HANDLE_STATE(__HANDLE__) do{ \ 00430 (__HANDLE__)->State = HAL_SPI_STATE_RESET; \ 00431 (__HANDLE__)->MspInitCallback = NULL; \ 00432 (__HANDLE__)->MspDeInitCallback = NULL; \ 00433 } while(0) 00434 #else 00435 #define __HAL_SPI_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SPI_STATE_RESET) 00436 #endif /* USE_HAL_SPI_REGISTER_CALLBACKS */ 00437 00438 /** @brief Enable the specified SPI interrupts. 00439 * @param __HANDLE__ specifies the SPI Handle. 00440 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00441 * @param __INTERRUPT__ specifies the interrupt source to enable. 00442 * This parameter can be one of the following values: 00443 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable 00444 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable 00445 * @arg SPI_IT_ERR: Error interrupt enable 00446 * @retval None 00447 */ 00448 #define __HAL_SPI_ENABLE_IT(__HANDLE__, __INTERRUPT__) SET_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__)) 00449 00450 /** @brief Disable the specified SPI interrupts. 00451 * @param __HANDLE__ specifies the SPI handle. 00452 * This parameter can be SPIx where x: 1, 2, or 3 to select the SPI peripheral. 00453 * @param __INTERRUPT__ specifies the interrupt source to disable. 00454 * This parameter can be one of the following values: 00455 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable 00456 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable 00457 * @arg SPI_IT_ERR: Error interrupt enable 00458 * @retval None 00459 */ 00460 #define __HAL_SPI_DISABLE_IT(__HANDLE__, __INTERRUPT__) CLEAR_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__)) 00461 00462 /** @brief Check whether the specified SPI interrupt source is enabled or not. 00463 * @param __HANDLE__ specifies the SPI Handle. 00464 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00465 * @param __INTERRUPT__ specifies the SPI interrupt source to check. 00466 * This parameter can be one of the following values: 00467 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable 00468 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable 00469 * @arg SPI_IT_ERR: Error interrupt enable 00470 * @retval The new state of __IT__ (TRUE or FALSE). 00471 */ 00472 #define __HAL_SPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2\ 00473 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET) 00474 00475 /** @brief Check whether the specified SPI flag is set or not. 00476 * @param __HANDLE__ specifies the SPI Handle. 00477 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00478 * @param __FLAG__ specifies the flag to check. 00479 * This parameter can be one of the following values: 00480 * @arg SPI_FLAG_RXNE: Receive buffer not empty flag 00481 * @arg SPI_FLAG_TXE: Transmit buffer empty flag 00482 * @arg SPI_FLAG_CRCERR: CRC error flag 00483 * @arg SPI_FLAG_MODF: Mode fault flag 00484 * @arg SPI_FLAG_OVR: Overrun flag 00485 * @arg SPI_FLAG_BSY: Busy flag 00486 * @arg SPI_FLAG_FRE: Frame format error flag 00487 * @arg SPI_FLAG_FTLVL: SPI fifo transmission level 00488 * @arg SPI_FLAG_FRLVL: SPI fifo reception level 00489 * @retval The new state of __FLAG__ (TRUE or FALSE). 00490 */ 00491 #define __HAL_SPI_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__)) 00492 00493 /** @brief Clear the SPI CRCERR pending flag. 00494 * @param __HANDLE__ specifies the SPI Handle. 00495 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00496 * @retval None 00497 */ 00498 #define __HAL_SPI_CLEAR_CRCERRFLAG(__HANDLE__) ((__HANDLE__)->Instance->SR = (uint16_t)(~SPI_FLAG_CRCERR)) 00499 00500 /** @brief Clear the SPI MODF pending flag. 00501 * @param __HANDLE__ specifies the SPI Handle. 00502 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00503 * @retval None 00504 */ 00505 #define __HAL_SPI_CLEAR_MODFFLAG(__HANDLE__) \ 00506 do{ \ 00507 __IO uint32_t tmpreg_modf = 0x00U; \ 00508 tmpreg_modf = (__HANDLE__)->Instance->SR; \ 00509 CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE); \ 00510 UNUSED(tmpreg_modf); \ 00511 } while(0U) 00512 00513 /** @brief Clear the SPI OVR pending flag. 00514 * @param __HANDLE__ specifies the SPI Handle. 00515 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00516 * @retval None 00517 */ 00518 #define __HAL_SPI_CLEAR_OVRFLAG(__HANDLE__) \ 00519 do{ \ 00520 __IO uint32_t tmpreg_ovr = 0x00U; \ 00521 tmpreg_ovr = (__HANDLE__)->Instance->DR; \ 00522 tmpreg_ovr = (__HANDLE__)->Instance->SR; \ 00523 UNUSED(tmpreg_ovr); \ 00524 } while(0U) 00525 00526 /** @brief Clear the SPI FRE pending flag. 00527 * @param __HANDLE__ specifies the SPI Handle. 00528 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00529 * @retval None 00530 */ 00531 #define __HAL_SPI_CLEAR_FREFLAG(__HANDLE__) \ 00532 do{ \ 00533 __IO uint32_t tmpreg_fre = 0x00U; \ 00534 tmpreg_fre = (__HANDLE__)->Instance->SR; \ 00535 UNUSED(tmpreg_fre); \ 00536 }while(0U) 00537 00538 /** @brief Enable the SPI peripheral. 00539 * @param __HANDLE__ specifies the SPI Handle. 00540 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00541 * @retval None 00542 */ 00543 #define __HAL_SPI_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE) 00544 00545 /** @brief Disable the SPI peripheral. 00546 * @param __HANDLE__ specifies the SPI Handle. 00547 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00548 * @retval None 00549 */ 00550 #define __HAL_SPI_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE) 00551 00552 /** 00553 * @} 00554 */ 00555 00556 /* Private macros ------------------------------------------------------------*/ 00557 /** @defgroup SPI_Private_Macros SPI Private Macros 00558 * @{ 00559 */ 00560 00561 /** @brief Set the SPI transmit-only mode. 00562 * @param __HANDLE__ specifies the SPI Handle. 00563 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00564 * @retval None 00565 */ 00566 #define SPI_1LINE_TX(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE) 00567 00568 /** @brief Set the SPI receive-only mode. 00569 * @param __HANDLE__ specifies the SPI Handle. 00570 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00571 * @retval None 00572 */ 00573 #define SPI_1LINE_RX(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE) 00574 00575 /** @brief Reset the CRC calculation of the SPI. 00576 * @param __HANDLE__ specifies the SPI Handle. 00577 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral. 00578 * @retval None 00579 */ 00580 #define SPI_RESET_CRC(__HANDLE__) do{CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);\ 00581 SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);}while(0U) 00582 00583 /** @brief Check whether the specified SPI flag is set or not. 00584 * @param __SR__ copy of SPI SR register. 00585 * @param __FLAG__ specifies the flag to check. 00586 * This parameter can be one of the following values: 00587 * @arg SPI_FLAG_RXNE: Receive buffer not empty flag 00588 * @arg SPI_FLAG_TXE: Transmit buffer empty flag 00589 * @arg SPI_FLAG_CRCERR: CRC error flag 00590 * @arg SPI_FLAG_MODF: Mode fault flag 00591 * @arg SPI_FLAG_OVR: Overrun flag 00592 * @arg SPI_FLAG_BSY: Busy flag 00593 * @arg SPI_FLAG_FRE: Frame format error flag 00594 * @arg SPI_FLAG_FTLVL: SPI fifo transmission level 00595 * @arg SPI_FLAG_FRLVL: SPI fifo reception level 00596 * @retval SET or RESET. 00597 */ 00598 #define SPI_CHECK_FLAG(__SR__, __FLAG__) ((((__SR__) & ((__FLAG__) & SPI_FLAG_MASK)) == \ 00599 ((__FLAG__) & SPI_FLAG_MASK)) ? SET : RESET) 00600 00601 /** @brief Check whether the specified SPI Interrupt is set or not. 00602 * @param __CR2__ copy of SPI CR2 register. 00603 * @param __INTERRUPT__ specifies the SPI interrupt source to check. 00604 * This parameter can be one of the following values: 00605 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable 00606 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable 00607 * @arg SPI_IT_ERR: Error interrupt enable 00608 * @retval SET or RESET. 00609 */ 00610 #define SPI_CHECK_IT_SOURCE(__CR2__, __INTERRUPT__) ((((__CR2__) & (__INTERRUPT__)) == \ 00611 (__INTERRUPT__)) ? SET : RESET) 00612 00613 /** @brief Checks if SPI Mode parameter is in allowed range. 00614 * @param __MODE__ specifies the SPI Mode. 00615 * This parameter can be a value of @ref SPI_Mode 00616 * @retval None 00617 */ 00618 #define IS_SPI_MODE(__MODE__) (((__MODE__) == SPI_MODE_SLAVE) || \ 00619 ((__MODE__) == SPI_MODE_MASTER)) 00620 00621 /** @brief Checks if SPI Direction Mode parameter is in allowed range. 00622 * @param __MODE__ specifies the SPI Direction Mode. 00623 * This parameter can be a value of @ref SPI_Direction 00624 * @retval None 00625 */ 00626 #define IS_SPI_DIRECTION(__MODE__) (((__MODE__) == SPI_DIRECTION_2LINES) || \ 00627 ((__MODE__) == SPI_DIRECTION_2LINES_RXONLY) || \ 00628 ((__MODE__) == SPI_DIRECTION_1LINE)) 00629 00630 /** @brief Checks if SPI Direction Mode parameter is 2 lines. 00631 * @param __MODE__ specifies the SPI Direction Mode. 00632 * @retval None 00633 */ 00634 #define IS_SPI_DIRECTION_2LINES(__MODE__) ((__MODE__) == SPI_DIRECTION_2LINES) 00635 00636 /** @brief Checks if SPI Direction Mode parameter is 1 or 2 lines. 00637 * @param __MODE__ specifies the SPI Direction Mode. 00638 * @retval None 00639 */ 00640 #define IS_SPI_DIRECTION_2LINES_OR_1LINE(__MODE__) (((__MODE__) == SPI_DIRECTION_2LINES) || \ 00641 ((__MODE__) == SPI_DIRECTION_1LINE)) 00642 00643 /** @brief Checks if SPI Data Size parameter is in allowed range. 00644 * @param __DATASIZE__ specifies the SPI Data Size. 00645 * This parameter can be a value of @ref SPI_Data_Size 00646 * @retval None 00647 */ 00648 #define IS_SPI_DATASIZE(__DATASIZE__) (((__DATASIZE__) == SPI_DATASIZE_16BIT) || \ 00649 ((__DATASIZE__) == SPI_DATASIZE_15BIT) || \ 00650 ((__DATASIZE__) == SPI_DATASIZE_14BIT) || \ 00651 ((__DATASIZE__) == SPI_DATASIZE_13BIT) || \ 00652 ((__DATASIZE__) == SPI_DATASIZE_12BIT) || \ 00653 ((__DATASIZE__) == SPI_DATASIZE_11BIT) || \ 00654 ((__DATASIZE__) == SPI_DATASIZE_10BIT) || \ 00655 ((__DATASIZE__) == SPI_DATASIZE_9BIT) || \ 00656 ((__DATASIZE__) == SPI_DATASIZE_8BIT) || \ 00657 ((__DATASIZE__) == SPI_DATASIZE_7BIT) || \ 00658 ((__DATASIZE__) == SPI_DATASIZE_6BIT) || \ 00659 ((__DATASIZE__) == SPI_DATASIZE_5BIT) || \ 00660 ((__DATASIZE__) == SPI_DATASIZE_4BIT)) 00661 00662 /** @brief Checks if SPI Serial clock steady state parameter is in allowed range. 00663 * @param __CPOL__ specifies the SPI serial clock steady state. 00664 * This parameter can be a value of @ref SPI_Clock_Polarity 00665 * @retval None 00666 */ 00667 #define IS_SPI_CPOL(__CPOL__) (((__CPOL__) == SPI_POLARITY_LOW) || \ 00668 ((__CPOL__) == SPI_POLARITY_HIGH)) 00669 00670 /** @brief Checks if SPI Clock Phase parameter is in allowed range. 00671 * @param __CPHA__ specifies the SPI Clock Phase. 00672 * This parameter can be a value of @ref SPI_Clock_Phase 00673 * @retval None 00674 */ 00675 #define IS_SPI_CPHA(__CPHA__) (((__CPHA__) == SPI_PHASE_1EDGE) || \ 00676 ((__CPHA__) == SPI_PHASE_2EDGE)) 00677 00678 /** @brief Checks if SPI Slave Select parameter is in allowed range. 00679 * @param __NSS__ specifies the SPI Slave Select management parameter. 00680 * This parameter can be a value of @ref SPI_Slave_Select_management 00681 * @retval None 00682 */ 00683 #define IS_SPI_NSS(__NSS__) (((__NSS__) == SPI_NSS_SOFT) || \ 00684 ((__NSS__) == SPI_NSS_HARD_INPUT) || \ 00685 ((__NSS__) == SPI_NSS_HARD_OUTPUT)) 00686 00687 /** @brief Checks if SPI NSS Pulse parameter is in allowed range. 00688 * @param __NSSP__ specifies the SPI NSS Pulse Mode parameter. 00689 * This parameter can be a value of @ref SPI_NSSP_Mode 00690 * @retval None 00691 */ 00692 #define IS_SPI_NSSP(__NSSP__) (((__NSSP__) == SPI_NSS_PULSE_ENABLE) || \ 00693 ((__NSSP__) == SPI_NSS_PULSE_DISABLE)) 00694 00695 /** @brief Checks if SPI Baudrate prescaler parameter is in allowed range. 00696 * @param __PRESCALER__ specifies the SPI Baudrate prescaler. 00697 * This parameter can be a value of @ref SPI_BaudRate_Prescaler 00698 * @retval None 00699 */ 00700 #define IS_SPI_BAUDRATE_PRESCALER(__PRESCALER__) (((__PRESCALER__) == SPI_BAUDRATEPRESCALER_2) || \ 00701 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_4) || \ 00702 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_8) || \ 00703 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_16) || \ 00704 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_32) || \ 00705 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_64) || \ 00706 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_128) || \ 00707 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_256)) 00708 00709 /** @brief Checks if SPI MSB LSB transmission parameter is in allowed range. 00710 * @param __BIT__ specifies the SPI MSB LSB transmission (whether data transfer starts from MSB or LSB bit). 00711 * This parameter can be a value of @ref SPI_MSB_LSB_transmission 00712 * @retval None 00713 */ 00714 #define IS_SPI_FIRST_BIT(__BIT__) (((__BIT__) == SPI_FIRSTBIT_MSB) || \ 00715 ((__BIT__) == SPI_FIRSTBIT_LSB)) 00716 00717 /** @brief Checks if SPI TI mode parameter is in allowed range. 00718 * @param __MODE__ specifies the SPI TI mode. 00719 * This parameter can be a value of @ref SPI_TI_mode 00720 * @retval None 00721 */ 00722 #define IS_SPI_TIMODE(__MODE__) (((__MODE__) == SPI_TIMODE_DISABLE) || \ 00723 ((__MODE__) == SPI_TIMODE_ENABLE)) 00724 00725 /** @brief Checks if SPI CRC calculation enabled state is in allowed range. 00726 * @param __CALCULATION__ specifies the SPI CRC calculation enable state. 00727 * This parameter can be a value of @ref SPI_CRC_Calculation 00728 * @retval None 00729 */ 00730 #define IS_SPI_CRC_CALCULATION(__CALCULATION__) (((__CALCULATION__) == SPI_CRCCALCULATION_DISABLE) || \ 00731 ((__CALCULATION__) == SPI_CRCCALCULATION_ENABLE)) 00732 00733 /** @brief Checks if SPI CRC length is in allowed range. 00734 * @param __LENGTH__ specifies the SPI CRC length. 00735 * This parameter can be a value of @ref SPI_CRC_length 00736 * @retval None 00737 */ 00738 #define IS_SPI_CRC_LENGTH(__LENGTH__) (((__LENGTH__) == SPI_CRC_LENGTH_DATASIZE) || \ 00739 ((__LENGTH__) == SPI_CRC_LENGTH_8BIT) || \ 00740 ((__LENGTH__) == SPI_CRC_LENGTH_16BIT)) 00741 00742 /** @brief Checks if SPI polynomial value to be used for the CRC calculation, is in allowed range. 00743 * @param __POLYNOMIAL__ specifies the SPI polynomial value to be used for the CRC calculation. 00744 * This parameter must be a number between Min_Data = 0 and Max_Data = 65535 00745 * @retval None 00746 */ 00747 #define IS_SPI_CRC_POLYNOMIAL(__POLYNOMIAL__) (((__POLYNOMIAL__) >= 0x1U) && \ 00748 ((__POLYNOMIAL__) <= 0xFFFFU) && \ 00749 (((__POLYNOMIAL__)&0x1U) != 0U)) 00750 00751 /** @brief Checks if DMA handle is valid. 00752 * @param __HANDLE__ specifies a DMA Handle. 00753 * @retval None 00754 */ 00755 #define IS_SPI_DMA_HANDLE(__HANDLE__) ((__HANDLE__) != NULL) 00756 00757 /** 00758 * @} 00759 */ 00760 00761 /* Include SPI HAL Extended module */ 00762 #include "stm32l4xx_hal_spi_ex.h" 00763 00764 /* Exported functions --------------------------------------------------------*/ 00765 /** @addtogroup SPI_Exported_Functions 00766 * @{ 00767 */ 00768 00769 /** @addtogroup SPI_Exported_Functions_Group1 00770 * @{ 00771 */ 00772 /* Initialization/de-initialization functions ********************************/ 00773 HAL_StatusTypeDef HAL_SPI_Init(SPI_HandleTypeDef *hspi); 00774 HAL_StatusTypeDef HAL_SPI_DeInit(SPI_HandleTypeDef *hspi); 00775 void HAL_SPI_MspInit(SPI_HandleTypeDef *hspi); 00776 void HAL_SPI_MspDeInit(SPI_HandleTypeDef *hspi); 00777 00778 /* Callbacks Register/UnRegister functions ***********************************/ 00779 #if (USE_HAL_SPI_REGISTER_CALLBACKS == 1U) 00780 HAL_StatusTypeDef HAL_SPI_RegisterCallback(SPI_HandleTypeDef *hspi, HAL_SPI_CallbackIDTypeDef CallbackID, 00781 pSPI_CallbackTypeDef pCallback); 00782 HAL_StatusTypeDef HAL_SPI_UnRegisterCallback(SPI_HandleTypeDef *hspi, HAL_SPI_CallbackIDTypeDef CallbackID); 00783 #endif /* USE_HAL_SPI_REGISTER_CALLBACKS */ 00784 /** 00785 * @} 00786 */ 00787 00788 /** @addtogroup SPI_Exported_Functions_Group2 00789 * @{ 00790 */ 00791 /* I/O operation functions ***************************************************/ 00792 HAL_StatusTypeDef HAL_SPI_Transmit(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout); 00793 HAL_StatusTypeDef HAL_SPI_Receive(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout); 00794 HAL_StatusTypeDef HAL_SPI_TransmitReceive(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData, uint16_t Size, 00795 uint32_t Timeout); 00796 HAL_StatusTypeDef HAL_SPI_Transmit_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size); 00797 HAL_StatusTypeDef HAL_SPI_Receive_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size); 00798 HAL_StatusTypeDef HAL_SPI_TransmitReceive_IT(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData, 00799 uint16_t Size); 00800 HAL_StatusTypeDef HAL_SPI_Transmit_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size); 00801 HAL_StatusTypeDef HAL_SPI_Receive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size); 00802 HAL_StatusTypeDef HAL_SPI_TransmitReceive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData, 00803 uint16_t Size); 00804 HAL_StatusTypeDef HAL_SPI_DMAPause(SPI_HandleTypeDef *hspi); 00805 HAL_StatusTypeDef HAL_SPI_DMAResume(SPI_HandleTypeDef *hspi); 00806 HAL_StatusTypeDef HAL_SPI_DMAStop(SPI_HandleTypeDef *hspi); 00807 /* Transfer Abort functions */ 00808 HAL_StatusTypeDef HAL_SPI_Abort(SPI_HandleTypeDef *hspi); 00809 HAL_StatusTypeDef HAL_SPI_Abort_IT(SPI_HandleTypeDef *hspi); 00810 00811 void HAL_SPI_IRQHandler(SPI_HandleTypeDef *hspi); 00812 void HAL_SPI_TxCpltCallback(SPI_HandleTypeDef *hspi); 00813 void HAL_SPI_RxCpltCallback(SPI_HandleTypeDef *hspi); 00814 void HAL_SPI_TxRxCpltCallback(SPI_HandleTypeDef *hspi); 00815 void HAL_SPI_TxHalfCpltCallback(SPI_HandleTypeDef *hspi); 00816 void HAL_SPI_RxHalfCpltCallback(SPI_HandleTypeDef *hspi); 00817 void HAL_SPI_TxRxHalfCpltCallback(SPI_HandleTypeDef *hspi); 00818 void HAL_SPI_ErrorCallback(SPI_HandleTypeDef *hspi); 00819 void HAL_SPI_AbortCpltCallback(SPI_HandleTypeDef *hspi); 00820 /** 00821 * @} 00822 */ 00823 00824 /** @addtogroup SPI_Exported_Functions_Group3 00825 * @{ 00826 */ 00827 /* Peripheral State and Error functions ***************************************/ 00828 HAL_SPI_StateTypeDef HAL_SPI_GetState(SPI_HandleTypeDef *hspi); 00829 uint32_t HAL_SPI_GetError(SPI_HandleTypeDef *hspi); 00830 /** 00831 * @} 00832 */ 00833 00834 /** 00835 * @} 00836 */ 00837 00838 /** 00839 * @} 00840 */ 00841 00842 /** 00843 * @} 00844 */ 00845 00846 #ifdef __cplusplus 00847 } 00848 #endif 00849 00850 #endif /* STM32L4xx_HAL_SPI_H */ 00851