STM32H735xx HAL User Manual
|
00001 /** 00002 ****************************************************************************** 00003 * @file stm32h7xx_hal_tim.h 00004 * @author MCD Application Team 00005 * @brief Header file of TIM HAL module. 00006 ****************************************************************************** 00007 * @attention 00008 * 00009 * Copyright (c) 2017 STMicroelectronics. 00010 * All rights reserved. 00011 * 00012 * This software is licensed under terms that can be found in the LICENSE file 00013 * in the root directory of this software component. 00014 * If no LICENSE file comes with this software, it is provided AS-IS. 00015 * 00016 ****************************************************************************** 00017 */ 00018 00019 /* Define to prevent recursive inclusion -------------------------------------*/ 00020 #ifndef STM32H7xx_HAL_TIM_H 00021 #define STM32H7xx_HAL_TIM_H 00022 00023 #ifdef __cplusplus 00024 extern "C" { 00025 #endif 00026 00027 /* Includes ------------------------------------------------------------------*/ 00028 #include "stm32h7xx_hal_def.h" 00029 00030 /** @addtogroup STM32H7xx_HAL_Driver 00031 * @{ 00032 */ 00033 00034 /** @addtogroup TIM 00035 * @{ 00036 */ 00037 00038 /* Exported types ------------------------------------------------------------*/ 00039 /** @defgroup TIM_Exported_Types TIM Exported Types 00040 * @{ 00041 */ 00042 00043 /** 00044 * @brief TIM Time base Configuration Structure definition 00045 */ 00046 typedef struct 00047 { 00048 uint32_t Prescaler; /*!< Specifies the prescaler value used to divide the TIM clock. 00049 This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF */ 00050 00051 uint32_t CounterMode; /*!< Specifies the counter mode. 00052 This parameter can be a value of @ref TIM_Counter_Mode */ 00053 00054 uint32_t Period; /*!< Specifies the period value to be loaded into the active 00055 Auto-Reload Register at the next update event. 00056 This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF. */ 00057 00058 uint32_t ClockDivision; /*!< Specifies the clock division. 00059 This parameter can be a value of @ref TIM_ClockDivision */ 00060 00061 uint32_t RepetitionCounter; /*!< Specifies the repetition counter value. Each time the RCR downcounter 00062 reaches zero, an update event is generated and counting restarts 00063 from the RCR value (N). 00064 This means in PWM mode that (N+1) corresponds to: 00065 - the number of PWM periods in edge-aligned mode 00066 - the number of half PWM period in center-aligned mode 00067 GP timers: this parameter must be a number between Min_Data = 0x00 and 00068 Max_Data = 0xFF. 00069 Advanced timers: this parameter must be a number between Min_Data = 0x0000 and 00070 Max_Data = 0xFFFF. */ 00071 00072 uint32_t AutoReloadPreload; /*!< Specifies the auto-reload preload. 00073 This parameter can be a value of @ref TIM_AutoReloadPreload */ 00074 } TIM_Base_InitTypeDef; 00075 00076 /** 00077 * @brief TIM Output Compare Configuration Structure definition 00078 */ 00079 typedef struct 00080 { 00081 uint32_t OCMode; /*!< Specifies the TIM mode. 00082 This parameter can be a value of @ref TIM_Output_Compare_and_PWM_modes */ 00083 00084 uint32_t Pulse; /*!< Specifies the pulse value to be loaded into the Capture Compare Register. 00085 This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF */ 00086 00087 uint32_t OCPolarity; /*!< Specifies the output polarity. 00088 This parameter can be a value of @ref TIM_Output_Compare_Polarity */ 00089 00090 uint32_t OCNPolarity; /*!< Specifies the complementary output polarity. 00091 This parameter can be a value of @ref TIM_Output_Compare_N_Polarity 00092 @note This parameter is valid only for timer instances supporting break feature. */ 00093 00094 uint32_t OCFastMode; /*!< Specifies the Fast mode state. 00095 This parameter can be a value of @ref TIM_Output_Fast_State 00096 @note This parameter is valid only in PWM1 and PWM2 mode. */ 00097 00098 00099 uint32_t OCIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state. 00100 This parameter can be a value of @ref TIM_Output_Compare_Idle_State 00101 @note This parameter is valid only for timer instances supporting break feature. */ 00102 00103 uint32_t OCNIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state. 00104 This parameter can be a value of @ref TIM_Output_Compare_N_Idle_State 00105 @note This parameter is valid only for timer instances supporting break feature. */ 00106 } TIM_OC_InitTypeDef; 00107 00108 /** 00109 * @brief TIM One Pulse Mode Configuration Structure definition 00110 */ 00111 typedef struct 00112 { 00113 uint32_t OCMode; /*!< Specifies the TIM mode. 00114 This parameter can be a value of @ref TIM_Output_Compare_and_PWM_modes */ 00115 00116 uint32_t Pulse; /*!< Specifies the pulse value to be loaded into the Capture Compare Register. 00117 This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF */ 00118 00119 uint32_t OCPolarity; /*!< Specifies the output polarity. 00120 This parameter can be a value of @ref TIM_Output_Compare_Polarity */ 00121 00122 uint32_t OCNPolarity; /*!< Specifies the complementary output polarity. 00123 This parameter can be a value of @ref TIM_Output_Compare_N_Polarity 00124 @note This parameter is valid only for timer instances supporting break feature. */ 00125 00126 uint32_t OCIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state. 00127 This parameter can be a value of @ref TIM_Output_Compare_Idle_State 00128 @note This parameter is valid only for timer instances supporting break feature. */ 00129 00130 uint32_t OCNIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state. 00131 This parameter can be a value of @ref TIM_Output_Compare_N_Idle_State 00132 @note This parameter is valid only for timer instances supporting break feature. */ 00133 00134 uint32_t ICPolarity; /*!< Specifies the active edge of the input signal. 00135 This parameter can be a value of @ref TIM_Input_Capture_Polarity */ 00136 00137 uint32_t ICSelection; /*!< Specifies the input. 00138 This parameter can be a value of @ref TIM_Input_Capture_Selection */ 00139 00140 uint32_t ICFilter; /*!< Specifies the input capture filter. 00141 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */ 00142 } TIM_OnePulse_InitTypeDef; 00143 00144 /** 00145 * @brief TIM Input Capture Configuration Structure definition 00146 */ 00147 typedef struct 00148 { 00149 uint32_t ICPolarity; /*!< Specifies the active edge of the input signal. 00150 This parameter can be a value of @ref TIM_Input_Capture_Polarity */ 00151 00152 uint32_t ICSelection; /*!< Specifies the input. 00153 This parameter can be a value of @ref TIM_Input_Capture_Selection */ 00154 00155 uint32_t ICPrescaler; /*!< Specifies the Input Capture Prescaler. 00156 This parameter can be a value of @ref TIM_Input_Capture_Prescaler */ 00157 00158 uint32_t ICFilter; /*!< Specifies the input capture filter. 00159 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */ 00160 } TIM_IC_InitTypeDef; 00161 00162 /** 00163 * @brief TIM Encoder Configuration Structure definition 00164 */ 00165 typedef struct 00166 { 00167 uint32_t EncoderMode; /*!< Specifies the active edge of the input signal. 00168 This parameter can be a value of @ref TIM_Encoder_Mode */ 00169 00170 uint32_t IC1Polarity; /*!< Specifies the active edge of the input signal. 00171 This parameter can be a value of @ref TIM_Encoder_Input_Polarity */ 00172 00173 uint32_t IC1Selection; /*!< Specifies the input. 00174 This parameter can be a value of @ref TIM_Input_Capture_Selection */ 00175 00176 uint32_t IC1Prescaler; /*!< Specifies the Input Capture Prescaler. 00177 This parameter can be a value of @ref TIM_Input_Capture_Prescaler */ 00178 00179 uint32_t IC1Filter; /*!< Specifies the input capture filter. 00180 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */ 00181 00182 uint32_t IC2Polarity; /*!< Specifies the active edge of the input signal. 00183 This parameter can be a value of @ref TIM_Encoder_Input_Polarity */ 00184 00185 uint32_t IC2Selection; /*!< Specifies the input. 00186 This parameter can be a value of @ref TIM_Input_Capture_Selection */ 00187 00188 uint32_t IC2Prescaler; /*!< Specifies the Input Capture Prescaler. 00189 This parameter can be a value of @ref TIM_Input_Capture_Prescaler */ 00190 00191 uint32_t IC2Filter; /*!< Specifies the input capture filter. 00192 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */ 00193 } TIM_Encoder_InitTypeDef; 00194 00195 /** 00196 * @brief Clock Configuration Handle Structure definition 00197 */ 00198 typedef struct 00199 { 00200 uint32_t ClockSource; /*!< TIM clock sources 00201 This parameter can be a value of @ref TIM_Clock_Source */ 00202 uint32_t ClockPolarity; /*!< TIM clock polarity 00203 This parameter can be a value of @ref TIM_Clock_Polarity */ 00204 uint32_t ClockPrescaler; /*!< TIM clock prescaler 00205 This parameter can be a value of @ref TIM_Clock_Prescaler */ 00206 uint32_t ClockFilter; /*!< TIM clock filter 00207 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */ 00208 } TIM_ClockConfigTypeDef; 00209 00210 /** 00211 * @brief TIM Clear Input Configuration Handle Structure definition 00212 */ 00213 typedef struct 00214 { 00215 uint32_t ClearInputState; /*!< TIM clear Input state 00216 This parameter can be ENABLE or DISABLE */ 00217 uint32_t ClearInputSource; /*!< TIM clear Input sources 00218 This parameter can be a value of @ref TIM_ClearInput_Source */ 00219 uint32_t ClearInputPolarity; /*!< TIM Clear Input polarity 00220 This parameter can be a value of @ref TIM_ClearInput_Polarity */ 00221 uint32_t ClearInputPrescaler; /*!< TIM Clear Input prescaler 00222 This parameter must be 0: When OCRef clear feature is used with ETR source, 00223 ETR prescaler must be off */ 00224 uint32_t ClearInputFilter; /*!< TIM Clear Input filter 00225 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */ 00226 } TIM_ClearInputConfigTypeDef; 00227 00228 /** 00229 * @brief TIM Master configuration Structure definition 00230 * @note Advanced timers provide TRGO2 internal line which is redirected 00231 * to the ADC 00232 */ 00233 typedef struct 00234 { 00235 uint32_t MasterOutputTrigger; /*!< Trigger output (TRGO) selection 00236 This parameter can be a value of @ref TIM_Master_Mode_Selection */ 00237 uint32_t MasterOutputTrigger2; /*!< Trigger output2 (TRGO2) selection 00238 This parameter can be a value of @ref TIM_Master_Mode_Selection_2 */ 00239 uint32_t MasterSlaveMode; /*!< Master/slave mode selection 00240 This parameter can be a value of @ref TIM_Master_Slave_Mode 00241 @note When the Master/slave mode is enabled, the effect of 00242 an event on the trigger input (TRGI) is delayed to allow a 00243 perfect synchronization between the current timer and its 00244 slaves (through TRGO). It is not mandatory in case of timer 00245 synchronization mode. */ 00246 } TIM_MasterConfigTypeDef; 00247 00248 /** 00249 * @brief TIM Slave configuration Structure definition 00250 */ 00251 typedef struct 00252 { 00253 uint32_t SlaveMode; /*!< Slave mode selection 00254 This parameter can be a value of @ref TIM_Slave_Mode */ 00255 uint32_t InputTrigger; /*!< Input Trigger source 00256 This parameter can be a value of @ref TIM_Trigger_Selection */ 00257 uint32_t TriggerPolarity; /*!< Input Trigger polarity 00258 This parameter can be a value of @ref TIM_Trigger_Polarity */ 00259 uint32_t TriggerPrescaler; /*!< Input trigger prescaler 00260 This parameter can be a value of @ref TIM_Trigger_Prescaler */ 00261 uint32_t TriggerFilter; /*!< Input trigger filter 00262 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */ 00263 00264 } TIM_SlaveConfigTypeDef; 00265 00266 /** 00267 * @brief TIM Break input(s) and Dead time configuration Structure definition 00268 * @note 2 break inputs can be configured (BKIN and BKIN2) with configurable 00269 * filter and polarity. 00270 */ 00271 typedef struct 00272 { 00273 uint32_t OffStateRunMode; /*!< TIM off state in run mode, This parameter can be a value of @ref TIM_OSSR_Off_State_Selection_for_Run_mode_state */ 00274 00275 uint32_t OffStateIDLEMode; /*!< TIM off state in IDLE mode, This parameter can be a value of @ref TIM_OSSI_Off_State_Selection_for_Idle_mode_state */ 00276 00277 uint32_t LockLevel; /*!< TIM Lock level, This parameter can be a value of @ref TIM_Lock_level */ 00278 00279 uint32_t DeadTime; /*!< TIM dead Time, This parameter can be a number between Min_Data = 0x00 and Max_Data = 0xFF */ 00280 00281 uint32_t BreakState; /*!< TIM Break State, This parameter can be a value of @ref TIM_Break_Input_enable_disable */ 00282 00283 uint32_t BreakPolarity; /*!< TIM Break input polarity, This parameter can be a value of @ref TIM_Break_Polarity */ 00284 00285 uint32_t BreakFilter; /*!< Specifies the break input filter.This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */ 00286 00287 #if defined(TIM_BDTR_BKBID) 00288 uint32_t BreakAFMode; /*!< Specifies the alternate function mode of the break input.This parameter can be a value of @ref TIM_Break_Input_AF_Mode */ 00289 00290 #endif /* TIM_BDTR_BKBID */ 00291 uint32_t Break2State; /*!< TIM Break2 State, This parameter can be a value of @ref TIM_Break2_Input_enable_disable */ 00292 00293 uint32_t Break2Polarity; /*!< TIM Break2 input polarity, This parameter can be a value of @ref TIM_Break2_Polarity */ 00294 00295 uint32_t Break2Filter; /*!< TIM break2 input filter.This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */ 00296 00297 #if defined(TIM_BDTR_BKBID) 00298 uint32_t Break2AFMode; /*!< Specifies the alternate function mode of the break2 input.This parameter can be a value of @ref TIM_Break2_Input_AF_Mode */ 00299 00300 #endif /* TIM_BDTR_BKBID */ 00301 uint32_t AutomaticOutput; /*!< TIM Automatic Output Enable state, This parameter can be a value of @ref TIM_AOE_Bit_Set_Reset */ 00302 00303 } TIM_BreakDeadTimeConfigTypeDef; 00304 00305 /** 00306 * @brief HAL State structures definition 00307 */ 00308 typedef enum 00309 { 00310 HAL_TIM_STATE_RESET = 0x00U, /*!< Peripheral not yet initialized or disabled */ 00311 HAL_TIM_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */ 00312 HAL_TIM_STATE_BUSY = 0x02U, /*!< An internal process is ongoing */ 00313 HAL_TIM_STATE_TIMEOUT = 0x03U, /*!< Timeout state */ 00314 HAL_TIM_STATE_ERROR = 0x04U /*!< Reception process is ongoing */ 00315 } HAL_TIM_StateTypeDef; 00316 00317 /** 00318 * @brief TIM Channel States definition 00319 */ 00320 typedef enum 00321 { 00322 HAL_TIM_CHANNEL_STATE_RESET = 0x00U, /*!< TIM Channel initial state */ 00323 HAL_TIM_CHANNEL_STATE_READY = 0x01U, /*!< TIM Channel ready for use */ 00324 HAL_TIM_CHANNEL_STATE_BUSY = 0x02U, /*!< An internal process is ongoing on the TIM channel */ 00325 } HAL_TIM_ChannelStateTypeDef; 00326 00327 /** 00328 * @brief DMA Burst States definition 00329 */ 00330 typedef enum 00331 { 00332 HAL_DMA_BURST_STATE_RESET = 0x00U, /*!< DMA Burst initial state */ 00333 HAL_DMA_BURST_STATE_READY = 0x01U, /*!< DMA Burst ready for use */ 00334 HAL_DMA_BURST_STATE_BUSY = 0x02U, /*!< Ongoing DMA Burst */ 00335 } HAL_TIM_DMABurstStateTypeDef; 00336 00337 /** 00338 * @brief HAL Active channel structures definition 00339 */ 00340 typedef enum 00341 { 00342 HAL_TIM_ACTIVE_CHANNEL_1 = 0x01U, /*!< The active channel is 1 */ 00343 HAL_TIM_ACTIVE_CHANNEL_2 = 0x02U, /*!< The active channel is 2 */ 00344 HAL_TIM_ACTIVE_CHANNEL_3 = 0x04U, /*!< The active channel is 3 */ 00345 HAL_TIM_ACTIVE_CHANNEL_4 = 0x08U, /*!< The active channel is 4 */ 00346 HAL_TIM_ACTIVE_CHANNEL_5 = 0x10U, /*!< The active channel is 5 */ 00347 HAL_TIM_ACTIVE_CHANNEL_6 = 0x20U, /*!< The active channel is 6 */ 00348 HAL_TIM_ACTIVE_CHANNEL_CLEARED = 0x00U /*!< All active channels cleared */ 00349 } HAL_TIM_ActiveChannel; 00350 00351 /** 00352 * @brief TIM Time Base Handle Structure definition 00353 */ 00354 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) 00355 typedef struct __TIM_HandleTypeDef 00356 #else 00357 typedef struct 00358 #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ 00359 { 00360 TIM_TypeDef *Instance; /*!< Register base address */ 00361 TIM_Base_InitTypeDef Init; /*!< TIM Time Base required parameters */ 00362 HAL_TIM_ActiveChannel Channel; /*!< Active channel */ 00363 DMA_HandleTypeDef *hdma[7]; /*!< DMA Handlers array 00364 This array is accessed by a @ref DMA_Handle_index */ 00365 HAL_LockTypeDef Lock; /*!< Locking object */ 00366 __IO HAL_TIM_StateTypeDef State; /*!< TIM operation state */ 00367 __IO HAL_TIM_ChannelStateTypeDef ChannelState[6]; /*!< TIM channel operation state */ 00368 __IO HAL_TIM_ChannelStateTypeDef ChannelNState[4]; /*!< TIM complementary channel operation state */ 00369 __IO HAL_TIM_DMABurstStateTypeDef DMABurstState; /*!< DMA burst operation state */ 00370 00371 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) 00372 void (* Base_MspInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Base Msp Init Callback */ 00373 void (* Base_MspDeInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Base Msp DeInit Callback */ 00374 void (* IC_MspInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM IC Msp Init Callback */ 00375 void (* IC_MspDeInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM IC Msp DeInit Callback */ 00376 void (* OC_MspInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM OC Msp Init Callback */ 00377 void (* OC_MspDeInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM OC Msp DeInit Callback */ 00378 void (* PWM_MspInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM PWM Msp Init Callback */ 00379 void (* PWM_MspDeInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM PWM Msp DeInit Callback */ 00380 void (* OnePulse_MspInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM One Pulse Msp Init Callback */ 00381 void (* OnePulse_MspDeInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM One Pulse Msp DeInit Callback */ 00382 void (* Encoder_MspInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Encoder Msp Init Callback */ 00383 void (* Encoder_MspDeInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Encoder Msp DeInit Callback */ 00384 void (* HallSensor_MspInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Hall Sensor Msp Init Callback */ 00385 void (* HallSensor_MspDeInitCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Hall Sensor Msp DeInit Callback */ 00386 void (* PeriodElapsedCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Period Elapsed Callback */ 00387 void (* PeriodElapsedHalfCpltCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Period Elapsed half complete Callback */ 00388 void (* TriggerCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Trigger Callback */ 00389 void (* TriggerHalfCpltCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Trigger half complete Callback */ 00390 void (* IC_CaptureCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Input Capture Callback */ 00391 void (* IC_CaptureHalfCpltCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Input Capture half complete Callback */ 00392 void (* OC_DelayElapsedCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Output Compare Delay Elapsed Callback */ 00393 void (* PWM_PulseFinishedCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM PWM Pulse Finished Callback */ 00394 void (* PWM_PulseFinishedHalfCpltCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM PWM Pulse Finished half complete Callback */ 00395 void (* ErrorCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Error Callback */ 00396 void (* CommutationCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Commutation Callback */ 00397 void (* CommutationHalfCpltCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Commutation half complete Callback */ 00398 void (* BreakCallback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Break Callback */ 00399 void (* Break2Callback)(struct __TIM_HandleTypeDef *htim); /*!< TIM Break2 Callback */ 00400 #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ 00401 } TIM_HandleTypeDef; 00402 00403 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) 00404 /** 00405 * @brief HAL TIM Callback ID enumeration definition 00406 */ 00407 typedef enum 00408 { 00409 HAL_TIM_BASE_MSPINIT_CB_ID = 0x00U /*!< TIM Base MspInit Callback ID */ 00410 , HAL_TIM_BASE_MSPDEINIT_CB_ID = 0x01U /*!< TIM Base MspDeInit Callback ID */ 00411 , HAL_TIM_IC_MSPINIT_CB_ID = 0x02U /*!< TIM IC MspInit Callback ID */ 00412 , HAL_TIM_IC_MSPDEINIT_CB_ID = 0x03U /*!< TIM IC MspDeInit Callback ID */ 00413 , HAL_TIM_OC_MSPINIT_CB_ID = 0x04U /*!< TIM OC MspInit Callback ID */ 00414 , HAL_TIM_OC_MSPDEINIT_CB_ID = 0x05U /*!< TIM OC MspDeInit Callback ID */ 00415 , HAL_TIM_PWM_MSPINIT_CB_ID = 0x06U /*!< TIM PWM MspInit Callback ID */ 00416 , HAL_TIM_PWM_MSPDEINIT_CB_ID = 0x07U /*!< TIM PWM MspDeInit Callback ID */ 00417 , HAL_TIM_ONE_PULSE_MSPINIT_CB_ID = 0x08U /*!< TIM One Pulse MspInit Callback ID */ 00418 , HAL_TIM_ONE_PULSE_MSPDEINIT_CB_ID = 0x09U /*!< TIM One Pulse MspDeInit Callback ID */ 00419 , HAL_TIM_ENCODER_MSPINIT_CB_ID = 0x0AU /*!< TIM Encoder MspInit Callback ID */ 00420 , HAL_TIM_ENCODER_MSPDEINIT_CB_ID = 0x0BU /*!< TIM Encoder MspDeInit Callback ID */ 00421 , HAL_TIM_HALL_SENSOR_MSPINIT_CB_ID = 0x0CU /*!< TIM Hall Sensor MspDeInit Callback ID */ 00422 , HAL_TIM_HALL_SENSOR_MSPDEINIT_CB_ID = 0x0DU /*!< TIM Hall Sensor MspDeInit Callback ID */ 00423 , HAL_TIM_PERIOD_ELAPSED_CB_ID = 0x0EU /*!< TIM Period Elapsed Callback ID */ 00424 , HAL_TIM_PERIOD_ELAPSED_HALF_CB_ID = 0x0FU /*!< TIM Period Elapsed half complete Callback ID */ 00425 , HAL_TIM_TRIGGER_CB_ID = 0x10U /*!< TIM Trigger Callback ID */ 00426 , HAL_TIM_TRIGGER_HALF_CB_ID = 0x11U /*!< TIM Trigger half complete Callback ID */ 00427 00428 , HAL_TIM_IC_CAPTURE_CB_ID = 0x12U /*!< TIM Input Capture Callback ID */ 00429 , HAL_TIM_IC_CAPTURE_HALF_CB_ID = 0x13U /*!< TIM Input Capture half complete Callback ID */ 00430 , HAL_TIM_OC_DELAY_ELAPSED_CB_ID = 0x14U /*!< TIM Output Compare Delay Elapsed Callback ID */ 00431 , HAL_TIM_PWM_PULSE_FINISHED_CB_ID = 0x15U /*!< TIM PWM Pulse Finished Callback ID */ 00432 , HAL_TIM_PWM_PULSE_FINISHED_HALF_CB_ID = 0x16U /*!< TIM PWM Pulse Finished half complete Callback ID */ 00433 , HAL_TIM_ERROR_CB_ID = 0x17U /*!< TIM Error Callback ID */ 00434 , HAL_TIM_COMMUTATION_CB_ID = 0x18U /*!< TIM Commutation Callback ID */ 00435 , HAL_TIM_COMMUTATION_HALF_CB_ID = 0x19U /*!< TIM Commutation half complete Callback ID */ 00436 , HAL_TIM_BREAK_CB_ID = 0x1AU /*!< TIM Break Callback ID */ 00437 , HAL_TIM_BREAK2_CB_ID = 0x1BU /*!< TIM Break2 Callback ID */ 00438 } HAL_TIM_CallbackIDTypeDef; 00439 00440 /** 00441 * @brief HAL TIM Callback pointer definition 00442 */ 00443 typedef void (*pTIM_CallbackTypeDef)(TIM_HandleTypeDef *htim); /*!< pointer to the TIM callback function */ 00444 00445 #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ 00446 00447 /** 00448 * @} 00449 */ 00450 /* End of exported types -----------------------------------------------------*/ 00451 00452 /* Exported constants --------------------------------------------------------*/ 00453 /** @defgroup TIM_Exported_Constants TIM Exported Constants 00454 * @{ 00455 */ 00456 00457 /** @defgroup TIM_ClearInput_Source TIM Clear Input Source 00458 * @{ 00459 */ 00460 #define TIM_CLEARINPUTSOURCE_NONE 0x00000000U /*!< OCREF_CLR is disabled */ 00461 #define TIM_CLEARINPUTSOURCE_ETR 0x00000001U /*!< OCREF_CLR is connected to ETRF input */ 00462 /** 00463 * @} 00464 */ 00465 00466 /** @defgroup TIM_DMA_Base_address TIM DMA Base Address 00467 * @{ 00468 */ 00469 #define TIM_DMABASE_CR1 0x00000000U 00470 #define TIM_DMABASE_CR2 0x00000001U 00471 #define TIM_DMABASE_SMCR 0x00000002U 00472 #define TIM_DMABASE_DIER 0x00000003U 00473 #define TIM_DMABASE_SR 0x00000004U 00474 #define TIM_DMABASE_EGR 0x00000005U 00475 #define TIM_DMABASE_CCMR1 0x00000006U 00476 #define TIM_DMABASE_CCMR2 0x00000007U 00477 #define TIM_DMABASE_CCER 0x00000008U 00478 #define TIM_DMABASE_CNT 0x00000009U 00479 #define TIM_DMABASE_PSC 0x0000000AU 00480 #define TIM_DMABASE_ARR 0x0000000BU 00481 #define TIM_DMABASE_RCR 0x0000000CU 00482 #define TIM_DMABASE_CCR1 0x0000000DU 00483 #define TIM_DMABASE_CCR2 0x0000000EU 00484 #define TIM_DMABASE_CCR3 0x0000000FU 00485 #define TIM_DMABASE_CCR4 0x00000010U 00486 #define TIM_DMABASE_BDTR 0x00000011U 00487 #define TIM_DMABASE_DCR 0x00000012U 00488 #define TIM_DMABASE_DMAR 0x00000013U 00489 #define TIM_DMABASE_CCMR3 0x00000015U 00490 #define TIM_DMABASE_CCR5 0x00000016U 00491 #define TIM_DMABASE_CCR6 0x00000017U 00492 #if defined(TIM_BREAK_INPUT_SUPPORT) 00493 #define TIM_DMABASE_AF1 0x00000018U 00494 #define TIM_DMABASE_AF2 0x00000019U 00495 #endif /* TIM_BREAK_INPUT_SUPPORT */ 00496 #define TIM_DMABASE_TISEL 0x0000001AU 00497 /** 00498 * @} 00499 */ 00500 00501 /** @defgroup TIM_Event_Source TIM Event Source 00502 * @{ 00503 */ 00504 #define TIM_EVENTSOURCE_UPDATE TIM_EGR_UG /*!< Reinitialize the counter and generates an update of the registers */ 00505 #define TIM_EVENTSOURCE_CC1 TIM_EGR_CC1G /*!< A capture/compare event is generated on channel 1 */ 00506 #define TIM_EVENTSOURCE_CC2 TIM_EGR_CC2G /*!< A capture/compare event is generated on channel 2 */ 00507 #define TIM_EVENTSOURCE_CC3 TIM_EGR_CC3G /*!< A capture/compare event is generated on channel 3 */ 00508 #define TIM_EVENTSOURCE_CC4 TIM_EGR_CC4G /*!< A capture/compare event is generated on channel 4 */ 00509 #define TIM_EVENTSOURCE_COM TIM_EGR_COMG /*!< A commutation event is generated */ 00510 #define TIM_EVENTSOURCE_TRIGGER TIM_EGR_TG /*!< A trigger event is generated */ 00511 #define TIM_EVENTSOURCE_BREAK TIM_EGR_BG /*!< A break event is generated */ 00512 #define TIM_EVENTSOURCE_BREAK2 TIM_EGR_B2G /*!< A break 2 event is generated */ 00513 /** 00514 * @} 00515 */ 00516 00517 /** @defgroup TIM_Input_Channel_Polarity TIM Input Channel polarity 00518 * @{ 00519 */ 00520 #define TIM_INPUTCHANNELPOLARITY_RISING 0x00000000U /*!< Polarity for TIx source */ 00521 #define TIM_INPUTCHANNELPOLARITY_FALLING TIM_CCER_CC1P /*!< Polarity for TIx source */ 00522 #define TIM_INPUTCHANNELPOLARITY_BOTHEDGE (TIM_CCER_CC1P | TIM_CCER_CC1NP) /*!< Polarity for TIx source */ 00523 /** 00524 * @} 00525 */ 00526 00527 /** @defgroup TIM_ETR_Polarity TIM ETR Polarity 00528 * @{ 00529 */ 00530 #define TIM_ETRPOLARITY_INVERTED TIM_SMCR_ETP /*!< Polarity for ETR source */ 00531 #define TIM_ETRPOLARITY_NONINVERTED 0x00000000U /*!< Polarity for ETR source */ 00532 /** 00533 * @} 00534 */ 00535 00536 /** @defgroup TIM_ETR_Prescaler TIM ETR Prescaler 00537 * @{ 00538 */ 00539 #define TIM_ETRPRESCALER_DIV1 0x00000000U /*!< No prescaler is used */ 00540 #define TIM_ETRPRESCALER_DIV2 TIM_SMCR_ETPS_0 /*!< ETR input source is divided by 2 */ 00541 #define TIM_ETRPRESCALER_DIV4 TIM_SMCR_ETPS_1 /*!< ETR input source is divided by 4 */ 00542 #define TIM_ETRPRESCALER_DIV8 TIM_SMCR_ETPS /*!< ETR input source is divided by 8 */ 00543 /** 00544 * @} 00545 */ 00546 00547 /** @defgroup TIM_Counter_Mode TIM Counter Mode 00548 * @{ 00549 */ 00550 #define TIM_COUNTERMODE_UP 0x00000000U /*!< Counter used as up-counter */ 00551 #define TIM_COUNTERMODE_DOWN TIM_CR1_DIR /*!< Counter used as down-counter */ 00552 #define TIM_COUNTERMODE_CENTERALIGNED1 TIM_CR1_CMS_0 /*!< Center-aligned mode 1 */ 00553 #define TIM_COUNTERMODE_CENTERALIGNED2 TIM_CR1_CMS_1 /*!< Center-aligned mode 2 */ 00554 #define TIM_COUNTERMODE_CENTERALIGNED3 TIM_CR1_CMS /*!< Center-aligned mode 3 */ 00555 /** 00556 * @} 00557 */ 00558 00559 /** @defgroup TIM_Update_Interrupt_Flag_Remap TIM Update Interrupt Flag Remap 00560 * @{ 00561 */ 00562 #define TIM_UIFREMAP_DISABLE 0x00000000U /*!< Update interrupt flag remap disabled */ 00563 #define TIM_UIFREMAP_ENABLE TIM_CR1_UIFREMAP /*!< Update interrupt flag remap enabled */ 00564 /** 00565 * @} 00566 */ 00567 00568 /** @defgroup TIM_ClockDivision TIM Clock Division 00569 * @{ 00570 */ 00571 #define TIM_CLOCKDIVISION_DIV1 0x00000000U /*!< Clock division: tDTS=tCK_INT */ 00572 #define TIM_CLOCKDIVISION_DIV2 TIM_CR1_CKD_0 /*!< Clock division: tDTS=2*tCK_INT */ 00573 #define TIM_CLOCKDIVISION_DIV4 TIM_CR1_CKD_1 /*!< Clock division: tDTS=4*tCK_INT */ 00574 /** 00575 * @} 00576 */ 00577 00578 /** @defgroup TIM_Output_Compare_State TIM Output Compare State 00579 * @{ 00580 */ 00581 #define TIM_OUTPUTSTATE_DISABLE 0x00000000U /*!< Capture/Compare 1 output disabled */ 00582 #define TIM_OUTPUTSTATE_ENABLE TIM_CCER_CC1E /*!< Capture/Compare 1 output enabled */ 00583 /** 00584 * @} 00585 */ 00586 00587 /** @defgroup TIM_AutoReloadPreload TIM Auto-Reload Preload 00588 * @{ 00589 */ 00590 #define TIM_AUTORELOAD_PRELOAD_DISABLE 0x00000000U /*!< TIMx_ARR register is not buffered */ 00591 #define TIM_AUTORELOAD_PRELOAD_ENABLE TIM_CR1_ARPE /*!< TIMx_ARR register is buffered */ 00592 00593 /** 00594 * @} 00595 */ 00596 00597 /** @defgroup TIM_Output_Fast_State TIM Output Fast State 00598 * @{ 00599 */ 00600 #define TIM_OCFAST_DISABLE 0x00000000U /*!< Output Compare fast disable */ 00601 #define TIM_OCFAST_ENABLE TIM_CCMR1_OC1FE /*!< Output Compare fast enable */ 00602 /** 00603 * @} 00604 */ 00605 00606 /** @defgroup TIM_Output_Compare_N_State TIM Complementary Output Compare State 00607 * @{ 00608 */ 00609 #define TIM_OUTPUTNSTATE_DISABLE 0x00000000U /*!< OCxN is disabled */ 00610 #define TIM_OUTPUTNSTATE_ENABLE TIM_CCER_CC1NE /*!< OCxN is enabled */ 00611 /** 00612 * @} 00613 */ 00614 00615 /** @defgroup TIM_Output_Compare_Polarity TIM Output Compare Polarity 00616 * @{ 00617 */ 00618 #define TIM_OCPOLARITY_HIGH 0x00000000U /*!< Capture/Compare output polarity */ 00619 #define TIM_OCPOLARITY_LOW TIM_CCER_CC1P /*!< Capture/Compare output polarity */ 00620 /** 00621 * @} 00622 */ 00623 00624 /** @defgroup TIM_Output_Compare_N_Polarity TIM Complementary Output Compare Polarity 00625 * @{ 00626 */ 00627 #define TIM_OCNPOLARITY_HIGH 0x00000000U /*!< Capture/Compare complementary output polarity */ 00628 #define TIM_OCNPOLARITY_LOW TIM_CCER_CC1NP /*!< Capture/Compare complementary output polarity */ 00629 /** 00630 * @} 00631 */ 00632 00633 /** @defgroup TIM_Output_Compare_Idle_State TIM Output Compare Idle State 00634 * @{ 00635 */ 00636 #define TIM_OCIDLESTATE_SET TIM_CR2_OIS1 /*!< Output Idle state: OCx=1 when MOE=0 */ 00637 #define TIM_OCIDLESTATE_RESET 0x00000000U /*!< Output Idle state: OCx=0 when MOE=0 */ 00638 /** 00639 * @} 00640 */ 00641 00642 /** @defgroup TIM_Output_Compare_N_Idle_State TIM Complementary Output Compare Idle State 00643 * @{ 00644 */ 00645 #define TIM_OCNIDLESTATE_SET TIM_CR2_OIS1N /*!< Complementary output Idle state: OCxN=1 when MOE=0 */ 00646 #define TIM_OCNIDLESTATE_RESET 0x00000000U /*!< Complementary output Idle state: OCxN=0 when MOE=0 */ 00647 /** 00648 * @} 00649 */ 00650 00651 /** @defgroup TIM_Input_Capture_Polarity TIM Input Capture Polarity 00652 * @{ 00653 */ 00654 #define TIM_ICPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING /*!< Capture triggered by rising edge on timer input */ 00655 #define TIM_ICPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING /*!< Capture triggered by falling edge on timer input */ 00656 #define TIM_ICPOLARITY_BOTHEDGE TIM_INPUTCHANNELPOLARITY_BOTHEDGE /*!< Capture triggered by both rising and falling edges on timer input*/ 00657 /** 00658 * @} 00659 */ 00660 00661 /** @defgroup TIM_Encoder_Input_Polarity TIM Encoder Input Polarity 00662 * @{ 00663 */ 00664 #define TIM_ENCODERINPUTPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING /*!< Encoder input with rising edge polarity */ 00665 #define TIM_ENCODERINPUTPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING /*!< Encoder input with falling edge polarity */ 00666 /** 00667 * @} 00668 */ 00669 00670 /** @defgroup TIM_Input_Capture_Selection TIM Input Capture Selection 00671 * @{ 00672 */ 00673 #define TIM_ICSELECTION_DIRECTTI TIM_CCMR1_CC1S_0 /*!< TIM Input 1, 2, 3 or 4 is selected to be connected to IC1, IC2, IC3 or IC4, respectively */ 00674 #define TIM_ICSELECTION_INDIRECTTI TIM_CCMR1_CC1S_1 /*!< TIM Input 1, 2, 3 or 4 is selected to be connected to IC2, IC1, IC4 or IC3, respectively */ 00675 #define TIM_ICSELECTION_TRC TIM_CCMR1_CC1S /*!< TIM Input 1, 2, 3 or 4 is selected to be connected to TRC */ 00676 /** 00677 * @} 00678 */ 00679 00680 /** @defgroup TIM_Input_Capture_Prescaler TIM Input Capture Prescaler 00681 * @{ 00682 */ 00683 #define TIM_ICPSC_DIV1 0x00000000U /*!< Capture performed each time an edge is detected on the capture input */ 00684 #define TIM_ICPSC_DIV2 TIM_CCMR1_IC1PSC_0 /*!< Capture performed once every 2 events */ 00685 #define TIM_ICPSC_DIV4 TIM_CCMR1_IC1PSC_1 /*!< Capture performed once every 4 events */ 00686 #define TIM_ICPSC_DIV8 TIM_CCMR1_IC1PSC /*!< Capture performed once every 8 events */ 00687 /** 00688 * @} 00689 */ 00690 00691 /** @defgroup TIM_One_Pulse_Mode TIM One Pulse Mode 00692 * @{ 00693 */ 00694 #define TIM_OPMODE_SINGLE TIM_CR1_OPM /*!< Counter stops counting at the next update event */ 00695 #define TIM_OPMODE_REPETITIVE 0x00000000U /*!< Counter is not stopped at update event */ 00696 /** 00697 * @} 00698 */ 00699 00700 /** @defgroup TIM_Encoder_Mode TIM Encoder Mode 00701 * @{ 00702 */ 00703 #define TIM_ENCODERMODE_TI1 TIM_SMCR_SMS_0 /*!< Quadrature encoder mode 1, x2 mode, counts up/down on TI1FP1 edge depending on TI2FP2 level */ 00704 #define TIM_ENCODERMODE_TI2 TIM_SMCR_SMS_1 /*!< Quadrature encoder mode 2, x2 mode, counts up/down on TI2FP2 edge depending on TI1FP1 level. */ 00705 #define TIM_ENCODERMODE_TI12 (TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0) /*!< Quadrature encoder mode 3, x4 mode, counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input. */ 00706 /** 00707 * @} 00708 */ 00709 00710 /** @defgroup TIM_Interrupt_definition TIM interrupt Definition 00711 * @{ 00712 */ 00713 #define TIM_IT_UPDATE TIM_DIER_UIE /*!< Update interrupt */ 00714 #define TIM_IT_CC1 TIM_DIER_CC1IE /*!< Capture/Compare 1 interrupt */ 00715 #define TIM_IT_CC2 TIM_DIER_CC2IE /*!< Capture/Compare 2 interrupt */ 00716 #define TIM_IT_CC3 TIM_DIER_CC3IE /*!< Capture/Compare 3 interrupt */ 00717 #define TIM_IT_CC4 TIM_DIER_CC4IE /*!< Capture/Compare 4 interrupt */ 00718 #define TIM_IT_COM TIM_DIER_COMIE /*!< Commutation interrupt */ 00719 #define TIM_IT_TRIGGER TIM_DIER_TIE /*!< Trigger interrupt */ 00720 #define TIM_IT_BREAK TIM_DIER_BIE /*!< Break interrupt */ 00721 /** 00722 * @} 00723 */ 00724 00725 /** @defgroup TIM_Commutation_Source TIM Commutation Source 00726 * @{ 00727 */ 00728 #define TIM_COMMUTATION_TRGI TIM_CR2_CCUS /*!< When Capture/compare control bits are preloaded, they are updated by setting the COMG bit or when an rising edge occurs on trigger input */ 00729 #define TIM_COMMUTATION_SOFTWARE 0x00000000U /*!< When Capture/compare control bits are preloaded, they are updated by setting the COMG bit */ 00730 /** 00731 * @} 00732 */ 00733 00734 /** @defgroup TIM_DMA_sources TIM DMA Sources 00735 * @{ 00736 */ 00737 #define TIM_DMA_UPDATE TIM_DIER_UDE /*!< DMA request is triggered by the update event */ 00738 #define TIM_DMA_CC1 TIM_DIER_CC1DE /*!< DMA request is triggered by the capture/compare macth 1 event */ 00739 #define TIM_DMA_CC2 TIM_DIER_CC2DE /*!< DMA request is triggered by the capture/compare macth 2 event event */ 00740 #define TIM_DMA_CC3 TIM_DIER_CC3DE /*!< DMA request is triggered by the capture/compare macth 3 event event */ 00741 #define TIM_DMA_CC4 TIM_DIER_CC4DE /*!< DMA request is triggered by the capture/compare macth 4 event event */ 00742 #define TIM_DMA_COM TIM_DIER_COMDE /*!< DMA request is triggered by the commutation event */ 00743 #define TIM_DMA_TRIGGER TIM_DIER_TDE /*!< DMA request is triggered by the trigger event */ 00744 /** 00745 * @} 00746 */ 00747 00748 /** @defgroup TIM_Flag_definition TIM Flag Definition 00749 * @{ 00750 */ 00751 #define TIM_FLAG_UPDATE TIM_SR_UIF /*!< Update interrupt flag */ 00752 #define TIM_FLAG_CC1 TIM_SR_CC1IF /*!< Capture/Compare 1 interrupt flag */ 00753 #define TIM_FLAG_CC2 TIM_SR_CC2IF /*!< Capture/Compare 2 interrupt flag */ 00754 #define TIM_FLAG_CC3 TIM_SR_CC3IF /*!< Capture/Compare 3 interrupt flag */ 00755 #define TIM_FLAG_CC4 TIM_SR_CC4IF /*!< Capture/Compare 4 interrupt flag */ 00756 #define TIM_FLAG_CC5 TIM_SR_CC5IF /*!< Capture/Compare 5 interrupt flag */ 00757 #define TIM_FLAG_CC6 TIM_SR_CC6IF /*!< Capture/Compare 6 interrupt flag */ 00758 #define TIM_FLAG_COM TIM_SR_COMIF /*!< Commutation interrupt flag */ 00759 #define TIM_FLAG_TRIGGER TIM_SR_TIF /*!< Trigger interrupt flag */ 00760 #define TIM_FLAG_BREAK TIM_SR_BIF /*!< Break interrupt flag */ 00761 #define TIM_FLAG_BREAK2 TIM_SR_B2IF /*!< Break 2 interrupt flag */ 00762 #define TIM_FLAG_SYSTEM_BREAK TIM_SR_SBIF /*!< System Break interrupt flag */ 00763 #define TIM_FLAG_CC1OF TIM_SR_CC1OF /*!< Capture 1 overcapture flag */ 00764 #define TIM_FLAG_CC2OF TIM_SR_CC2OF /*!< Capture 2 overcapture flag */ 00765 #define TIM_FLAG_CC3OF TIM_SR_CC3OF /*!< Capture 3 overcapture flag */ 00766 #define TIM_FLAG_CC4OF TIM_SR_CC4OF /*!< Capture 4 overcapture flag */ 00767 /** 00768 * @} 00769 */ 00770 00771 /** @defgroup TIM_Channel TIM Channel 00772 * @{ 00773 */ 00774 #define TIM_CHANNEL_1 0x00000000U /*!< Capture/compare channel 1 identifier */ 00775 #define TIM_CHANNEL_2 0x00000004U /*!< Capture/compare channel 2 identifier */ 00776 #define TIM_CHANNEL_3 0x00000008U /*!< Capture/compare channel 3 identifier */ 00777 #define TIM_CHANNEL_4 0x0000000CU /*!< Capture/compare channel 4 identifier */ 00778 #define TIM_CHANNEL_5 0x00000010U /*!< Compare channel 5 identifier */ 00779 #define TIM_CHANNEL_6 0x00000014U /*!< Compare channel 6 identifier */ 00780 #define TIM_CHANNEL_ALL 0x0000003CU /*!< Global Capture/compare channel identifier */ 00781 /** 00782 * @} 00783 */ 00784 00785 /** @defgroup TIM_Clock_Source TIM Clock Source 00786 * @{ 00787 */ 00788 #define TIM_CLOCKSOURCE_ETRMODE2 TIM_SMCR_ETPS_1 /*!< External clock source mode 2 */ 00789 #define TIM_CLOCKSOURCE_INTERNAL TIM_SMCR_ETPS_0 /*!< Internal clock source */ 00790 #define TIM_CLOCKSOURCE_ITR0 TIM_TS_ITR0 /*!< External clock source mode 1 (ITR0) */ 00791 #define TIM_CLOCKSOURCE_ITR1 TIM_TS_ITR1 /*!< External clock source mode 1 (ITR1) */ 00792 #define TIM_CLOCKSOURCE_ITR2 TIM_TS_ITR2 /*!< External clock source mode 1 (ITR2) */ 00793 #define TIM_CLOCKSOURCE_ITR3 TIM_TS_ITR3 /*!< External clock source mode 1 (ITR3) */ 00794 #define TIM_CLOCKSOURCE_TI1ED TIM_TS_TI1F_ED /*!< External clock source mode 1 (TTI1FP1 + edge detect.) */ 00795 #define TIM_CLOCKSOURCE_TI1 TIM_TS_TI1FP1 /*!< External clock source mode 1 (TTI1FP1) */ 00796 #define TIM_CLOCKSOURCE_TI2 TIM_TS_TI2FP2 /*!< External clock source mode 1 (TTI2FP2) */ 00797 #define TIM_CLOCKSOURCE_ETRMODE1 TIM_TS_ETRF /*!< External clock source mode 1 (ETRF) */ 00798 #define TIM_CLOCKSOURCE_ITR4 TIM_TS_ITR4 /*!< External clock source mode 1 (ITR4) */ 00799 #define TIM_CLOCKSOURCE_ITR5 TIM_TS_ITR5 /*!< External clock source mode 1 (ITR5) */ 00800 #define TIM_CLOCKSOURCE_ITR6 TIM_TS_ITR6 /*!< External clock source mode 1 (ITR6) */ 00801 #define TIM_CLOCKSOURCE_ITR7 TIM_TS_ITR7 /*!< External clock source mode 1 (ITR7) */ 00802 #define TIM_CLOCKSOURCE_ITR8 TIM_TS_ITR8 /*!< External clock source mode 1 (ITR8) */ 00803 /** 00804 * @} 00805 */ 00806 00807 /** @defgroup TIM_Clock_Polarity TIM Clock Polarity 00808 * @{ 00809 */ 00810 #define TIM_CLOCKPOLARITY_INVERTED TIM_ETRPOLARITY_INVERTED /*!< Polarity for ETRx clock sources */ 00811 #define TIM_CLOCKPOLARITY_NONINVERTED TIM_ETRPOLARITY_NONINVERTED /*!< Polarity for ETRx clock sources */ 00812 #define TIM_CLOCKPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING /*!< Polarity for TIx clock sources */ 00813 #define TIM_CLOCKPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING /*!< Polarity for TIx clock sources */ 00814 #define TIM_CLOCKPOLARITY_BOTHEDGE TIM_INPUTCHANNELPOLARITY_BOTHEDGE /*!< Polarity for TIx clock sources */ 00815 /** 00816 * @} 00817 */ 00818 00819 /** @defgroup TIM_Clock_Prescaler TIM Clock Prescaler 00820 * @{ 00821 */ 00822 #define TIM_CLOCKPRESCALER_DIV1 TIM_ETRPRESCALER_DIV1 /*!< No prescaler is used */ 00823 #define TIM_CLOCKPRESCALER_DIV2 TIM_ETRPRESCALER_DIV2 /*!< Prescaler for External ETR Clock: Capture performed once every 2 events. */ 00824 #define TIM_CLOCKPRESCALER_DIV4 TIM_ETRPRESCALER_DIV4 /*!< Prescaler for External ETR Clock: Capture performed once every 4 events. */ 00825 #define TIM_CLOCKPRESCALER_DIV8 TIM_ETRPRESCALER_DIV8 /*!< Prescaler for External ETR Clock: Capture performed once every 8 events. */ 00826 /** 00827 * @} 00828 */ 00829 00830 /** @defgroup TIM_ClearInput_Polarity TIM Clear Input Polarity 00831 * @{ 00832 */ 00833 #define TIM_CLEARINPUTPOLARITY_INVERTED TIM_ETRPOLARITY_INVERTED /*!< Polarity for ETRx pin */ 00834 #define TIM_CLEARINPUTPOLARITY_NONINVERTED TIM_ETRPOLARITY_NONINVERTED /*!< Polarity for ETRx pin */ 00835 /** 00836 * @} 00837 */ 00838 00839 /** @defgroup TIM_ClearInput_Prescaler TIM Clear Input Prescaler 00840 * @{ 00841 */ 00842 #define TIM_CLEARINPUTPRESCALER_DIV1 TIM_ETRPRESCALER_DIV1 /*!< No prescaler is used */ 00843 #define TIM_CLEARINPUTPRESCALER_DIV2 TIM_ETRPRESCALER_DIV2 /*!< Prescaler for External ETR pin: Capture performed once every 2 events. */ 00844 #define TIM_CLEARINPUTPRESCALER_DIV4 TIM_ETRPRESCALER_DIV4 /*!< Prescaler for External ETR pin: Capture performed once every 4 events. */ 00845 #define TIM_CLEARINPUTPRESCALER_DIV8 TIM_ETRPRESCALER_DIV8 /*!< Prescaler for External ETR pin: Capture performed once every 8 events. */ 00846 /** 00847 * @} 00848 */ 00849 00850 /** @defgroup TIM_OSSR_Off_State_Selection_for_Run_mode_state TIM OSSR OffState Selection for Run mode state 00851 * @{ 00852 */ 00853 #define TIM_OSSR_ENABLE TIM_BDTR_OSSR /*!< When inactive, OC/OCN outputs are enabled (still controlled by the timer) */ 00854 #define TIM_OSSR_DISABLE 0x00000000U /*!< When inactive, OC/OCN outputs are disabled (not controlled any longer by the timer) */ 00855 /** 00856 * @} 00857 */ 00858 00859 /** @defgroup TIM_OSSI_Off_State_Selection_for_Idle_mode_state TIM OSSI OffState Selection for Idle mode state 00860 * @{ 00861 */ 00862 #define TIM_OSSI_ENABLE TIM_BDTR_OSSI /*!< When inactive, OC/OCN outputs are enabled (still controlled by the timer) */ 00863 #define TIM_OSSI_DISABLE 0x00000000U /*!< When inactive, OC/OCN outputs are disabled (not controlled any longer by the timer) */ 00864 /** 00865 * @} 00866 */ 00867 /** @defgroup TIM_Lock_level TIM Lock level 00868 * @{ 00869 */ 00870 #define TIM_LOCKLEVEL_OFF 0x00000000U /*!< LOCK OFF */ 00871 #define TIM_LOCKLEVEL_1 TIM_BDTR_LOCK_0 /*!< LOCK Level 1 */ 00872 #define TIM_LOCKLEVEL_2 TIM_BDTR_LOCK_1 /*!< LOCK Level 2 */ 00873 #define TIM_LOCKLEVEL_3 TIM_BDTR_LOCK /*!< LOCK Level 3 */ 00874 /** 00875 * @} 00876 */ 00877 00878 /** @defgroup TIM_Break_Input_enable_disable TIM Break Input Enable 00879 * @{ 00880 */ 00881 #define TIM_BREAK_ENABLE TIM_BDTR_BKE /*!< Break input BRK is enabled */ 00882 #define TIM_BREAK_DISABLE 0x00000000U /*!< Break input BRK is disabled */ 00883 /** 00884 * @} 00885 */ 00886 00887 /** @defgroup TIM_Break_Polarity TIM Break Input Polarity 00888 * @{ 00889 */ 00890 #define TIM_BREAKPOLARITY_LOW 0x00000000U /*!< Break input BRK is active low */ 00891 #define TIM_BREAKPOLARITY_HIGH TIM_BDTR_BKP /*!< Break input BRK is active high */ 00892 /** 00893 * @} 00894 */ 00895 #if defined(TIM_BDTR_BKBID) 00896 00897 /** @defgroup TIM_Break_Input_AF_Mode TIM Break Input Alternate Function Mode 00898 * @{ 00899 */ 00900 #define TIM_BREAK_AFMODE_INPUT 0x00000000U /*!< Break input BRK in input mode */ 00901 #define TIM_BREAK_AFMODE_BIDIRECTIONAL TIM_BDTR_BKBID /*!< Break input BRK in bidirectional mode */ 00902 /** 00903 * @} 00904 */ 00905 #endif /*TIM_BDTR_BKBID */ 00906 00907 /** @defgroup TIM_Break2_Input_enable_disable TIM Break input 2 Enable 00908 * @{ 00909 */ 00910 #define TIM_BREAK2_DISABLE 0x00000000U /*!< Break input BRK2 is disabled */ 00911 #define TIM_BREAK2_ENABLE TIM_BDTR_BK2E /*!< Break input BRK2 is enabled */ 00912 /** 00913 * @} 00914 */ 00915 00916 /** @defgroup TIM_Break2_Polarity TIM Break Input 2 Polarity 00917 * @{ 00918 */ 00919 #define TIM_BREAK2POLARITY_LOW 0x00000000U /*!< Break input BRK2 is active low */ 00920 #define TIM_BREAK2POLARITY_HIGH TIM_BDTR_BK2P /*!< Break input BRK2 is active high */ 00921 /** 00922 * @} 00923 */ 00924 #if defined(TIM_BDTR_BKBID) 00925 00926 /** @defgroup TIM_Break2_Input_AF_Mode TIM Break2 Input Alternate Function Mode 00927 * @{ 00928 */ 00929 #define TIM_BREAK2_AFMODE_INPUT 0x00000000U /*!< Break2 input BRK2 in input mode */ 00930 #define TIM_BREAK2_AFMODE_BIDIRECTIONAL TIM_BDTR_BK2BID /*!< Break2 input BRK2 in bidirectional mode */ 00931 /** 00932 * @} 00933 */ 00934 #endif /* TIM_BDTR_BKBID */ 00935 00936 /** @defgroup TIM_AOE_Bit_Set_Reset TIM Automatic Output Enable 00937 * @{ 00938 */ 00939 #define TIM_AUTOMATICOUTPUT_DISABLE 0x00000000U /*!< MOE can be set only by software */ 00940 #define TIM_AUTOMATICOUTPUT_ENABLE TIM_BDTR_AOE /*!< MOE can be set by software or automatically at the next update event (if none of the break inputs BRK and BRK2 is active) */ 00941 /** 00942 * @} 00943 */ 00944 00945 /** @defgroup TIM_Group_Channel5 TIM Group Channel 5 and Channel 1, 2 or 3 00946 * @{ 00947 */ 00948 #define TIM_GROUPCH5_NONE 0x00000000U /*!< No effect of OC5REF on OC1REFC, OC2REFC and OC3REFC */ 00949 #define TIM_GROUPCH5_OC1REFC TIM_CCR5_GC5C1 /*!< OC1REFC is the logical AND of OC1REFC and OC5REF */ 00950 #define TIM_GROUPCH5_OC2REFC TIM_CCR5_GC5C2 /*!< OC2REFC is the logical AND of OC2REFC and OC5REF */ 00951 #define TIM_GROUPCH5_OC3REFC TIM_CCR5_GC5C3 /*!< OC3REFC is the logical AND of OC3REFC and OC5REF */ 00952 /** 00953 * @} 00954 */ 00955 00956 /** @defgroup TIM_Master_Mode_Selection TIM Master Mode Selection 00957 * @{ 00958 */ 00959 #define TIM_TRGO_RESET 0x00000000U /*!< TIMx_EGR.UG bit is used as trigger output (TRGO) */ 00960 #define TIM_TRGO_ENABLE TIM_CR2_MMS_0 /*!< TIMx_CR1.CEN bit is used as trigger output (TRGO) */ 00961 #define TIM_TRGO_UPDATE TIM_CR2_MMS_1 /*!< Update event is used as trigger output (TRGO) */ 00962 #define TIM_TRGO_OC1 (TIM_CR2_MMS_1 | TIM_CR2_MMS_0) /*!< Capture or a compare match 1 is used as trigger output (TRGO) */ 00963 #define TIM_TRGO_OC1REF TIM_CR2_MMS_2 /*!< OC1REF signal is used as trigger output (TRGO) */ 00964 #define TIM_TRGO_OC2REF (TIM_CR2_MMS_2 | TIM_CR2_MMS_0) /*!< OC2REF signal is used as trigger output(TRGO) */ 00965 #define TIM_TRGO_OC3REF (TIM_CR2_MMS_2 | TIM_CR2_MMS_1) /*!< OC3REF signal is used as trigger output(TRGO) */ 00966 #define TIM_TRGO_OC4REF (TIM_CR2_MMS_2 | TIM_CR2_MMS_1 | TIM_CR2_MMS_0) /*!< OC4REF signal is used as trigger output(TRGO) */ 00967 /** 00968 * @} 00969 */ 00970 00971 /** @defgroup TIM_Master_Mode_Selection_2 TIM Master Mode Selection 2 (TRGO2) 00972 * @{ 00973 */ 00974 #define TIM_TRGO2_RESET 0x00000000U /*!< TIMx_EGR.UG bit is used as trigger output (TRGO2) */ 00975 #define TIM_TRGO2_ENABLE TIM_CR2_MMS2_0 /*!< TIMx_CR1.CEN bit is used as trigger output (TRGO2) */ 00976 #define TIM_TRGO2_UPDATE TIM_CR2_MMS2_1 /*!< Update event is used as trigger output (TRGO2) */ 00977 #define TIM_TRGO2_OC1 (TIM_CR2_MMS2_1 | TIM_CR2_MMS2_0) /*!< Capture or a compare match 1 is used as trigger output (TRGO2) */ 00978 #define TIM_TRGO2_OC1REF TIM_CR2_MMS2_2 /*!< OC1REF signal is used as trigger output (TRGO2) */ 00979 #define TIM_TRGO2_OC2REF (TIM_CR2_MMS2_2 | TIM_CR2_MMS2_0) /*!< OC2REF signal is used as trigger output (TRGO2) */ 00980 #define TIM_TRGO2_OC3REF (TIM_CR2_MMS2_2 | TIM_CR2_MMS2_1) /*!< OC3REF signal is used as trigger output (TRGO2) */ 00981 #define TIM_TRGO2_OC4REF (TIM_CR2_MMS2_2 | TIM_CR2_MMS2_1 | TIM_CR2_MMS2_0) /*!< OC4REF signal is used as trigger output (TRGO2) */ 00982 #define TIM_TRGO2_OC5REF TIM_CR2_MMS2_3 /*!< OC5REF signal is used as trigger output (TRGO2) */ 00983 #define TIM_TRGO2_OC6REF (TIM_CR2_MMS2_3 | TIM_CR2_MMS2_0) /*!< OC6REF signal is used as trigger output (TRGO2) */ 00984 #define TIM_TRGO2_OC4REF_RISINGFALLING (TIM_CR2_MMS2_3 | TIM_CR2_MMS2_1) /*!< OC4REF rising or falling edges generate pulses on TRGO2 */ 00985 #define TIM_TRGO2_OC6REF_RISINGFALLING (TIM_CR2_MMS2_3 | TIM_CR2_MMS2_1 | TIM_CR2_MMS2_0) /*!< OC6REF rising or falling edges generate pulses on TRGO2 */ 00986 #define TIM_TRGO2_OC4REF_RISING_OC6REF_RISING (TIM_CR2_MMS2_3 | TIM_CR2_MMS2_2) /*!< OC4REF or OC6REF rising edges generate pulses on TRGO2 */ 00987 #define TIM_TRGO2_OC4REF_RISING_OC6REF_FALLING (TIM_CR2_MMS2_3 | TIM_CR2_MMS2_2 | TIM_CR2_MMS2_0) /*!< OC4REF rising or OC6REF falling edges generate pulses on TRGO2 */ 00988 #define TIM_TRGO2_OC5REF_RISING_OC6REF_RISING (TIM_CR2_MMS2_3 | TIM_CR2_MMS2_2 |TIM_CR2_MMS2_1) /*!< OC5REF or OC6REF rising edges generate pulses on TRGO2 */ 00989 #define TIM_TRGO2_OC5REF_RISING_OC6REF_FALLING (TIM_CR2_MMS2_3 | TIM_CR2_MMS2_2 | TIM_CR2_MMS2_1 | TIM_CR2_MMS2_0) /*!< OC5REF or OC6REF rising edges generate pulses on TRGO2 */ 00990 /** 00991 * @} 00992 */ 00993 00994 /** @defgroup TIM_Master_Slave_Mode TIM Master/Slave Mode 00995 * @{ 00996 */ 00997 #define TIM_MASTERSLAVEMODE_ENABLE TIM_SMCR_MSM /*!< No action */ 00998 #define TIM_MASTERSLAVEMODE_DISABLE 0x00000000U /*!< Master/slave mode is selected */ 00999 /** 01000 * @} 01001 */ 01002 01003 /** @defgroup TIM_Slave_Mode TIM Slave mode 01004 * @{ 01005 */ 01006 #define TIM_SLAVEMODE_DISABLE 0x00000000U /*!< Slave mode disabled */ 01007 #define TIM_SLAVEMODE_RESET TIM_SMCR_SMS_2 /*!< Reset Mode */ 01008 #define TIM_SLAVEMODE_GATED (TIM_SMCR_SMS_2 | TIM_SMCR_SMS_0) /*!< Gated Mode */ 01009 #define TIM_SLAVEMODE_TRIGGER (TIM_SMCR_SMS_2 | TIM_SMCR_SMS_1) /*!< Trigger Mode */ 01010 #define TIM_SLAVEMODE_EXTERNAL1 (TIM_SMCR_SMS_2 | TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0) /*!< External Clock Mode 1 */ 01011 #define TIM_SLAVEMODE_COMBINED_RESETTRIGGER TIM_SMCR_SMS_3 /*!< Combined reset + trigger mode */ 01012 /** 01013 * @} 01014 */ 01015 01016 /** @defgroup TIM_Output_Compare_and_PWM_modes TIM Output Compare and PWM Modes 01017 * @{ 01018 */ 01019 #define TIM_OCMODE_TIMING 0x00000000U /*!< Frozen */ 01020 #define TIM_OCMODE_ACTIVE TIM_CCMR1_OC1M_0 /*!< Set channel to active level on match */ 01021 #define TIM_OCMODE_INACTIVE TIM_CCMR1_OC1M_1 /*!< Set channel to inactive level on match */ 01022 #define TIM_OCMODE_TOGGLE (TIM_CCMR1_OC1M_1 | TIM_CCMR1_OC1M_0) /*!< Toggle */ 01023 #define TIM_OCMODE_PWM1 (TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_1) /*!< PWM mode 1 */ 01024 #define TIM_OCMODE_PWM2 (TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_1 | TIM_CCMR1_OC1M_0) /*!< PWM mode 2 */ 01025 #define TIM_OCMODE_FORCED_ACTIVE (TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_0) /*!< Force active level */ 01026 #define TIM_OCMODE_FORCED_INACTIVE TIM_CCMR1_OC1M_2 /*!< Force inactive level */ 01027 #define TIM_OCMODE_RETRIGERRABLE_OPM1 TIM_CCMR1_OC1M_3 /*!< Retrigerrable OPM mode 1 */ 01028 #define TIM_OCMODE_RETRIGERRABLE_OPM2 (TIM_CCMR1_OC1M_3 | TIM_CCMR1_OC1M_0) /*!< Retrigerrable OPM mode 2 */ 01029 #define TIM_OCMODE_COMBINED_PWM1 (TIM_CCMR1_OC1M_3 | TIM_CCMR1_OC1M_2) /*!< Combined PWM mode 1 */ 01030 #define TIM_OCMODE_COMBINED_PWM2 (TIM_CCMR1_OC1M_3 | TIM_CCMR1_OC1M_0 | TIM_CCMR1_OC1M_2) /*!< Combined PWM mode 2 */ 01031 #define TIM_OCMODE_ASSYMETRIC_PWM1 (TIM_CCMR1_OC1M_3 | TIM_CCMR1_OC1M_1 | TIM_CCMR1_OC1M_2) /*!< Asymmetric PWM mode 1 */ 01032 #define TIM_OCMODE_ASSYMETRIC_PWM2 TIM_CCMR1_OC1M /*!< Asymmetric PWM mode 2 */ 01033 /** 01034 * @} 01035 */ 01036 01037 /** @defgroup TIM_Trigger_Selection TIM Trigger Selection 01038 * @{ 01039 */ 01040 #define TIM_TS_ITR0 0x00000000U /*!< Internal Trigger 0 (ITR0) */ 01041 #define TIM_TS_ITR1 TIM_SMCR_TS_0 /*!< Internal Trigger 1 (ITR1) */ 01042 #define TIM_TS_ITR2 TIM_SMCR_TS_1 /*!< Internal Trigger 2 (ITR2) */ 01043 #define TIM_TS_ITR3 (TIM_SMCR_TS_0 | TIM_SMCR_TS_1) /*!< Internal Trigger 3 (ITR3) */ 01044 #define TIM_TS_TI1F_ED TIM_SMCR_TS_2 /*!< TI1 Edge Detector (TI1F_ED) */ 01045 #define TIM_TS_TI1FP1 (TIM_SMCR_TS_0 | TIM_SMCR_TS_2) /*!< Filtered Timer Input 1 (TI1FP1) */ 01046 #define TIM_TS_TI2FP2 (TIM_SMCR_TS_1 | TIM_SMCR_TS_2) /*!< Filtered Timer Input 2 (TI2FP2) */ 01047 #define TIM_TS_ETRF (TIM_SMCR_TS_0 | TIM_SMCR_TS_1 | TIM_SMCR_TS_2) /*!< Filtered External Trigger input (ETRF) */ 01048 #define TIM_TS_ITR4 (TIM_SMCR_TS_3) /*!< Internal Trigger 4 (ITR4) */ 01049 #define TIM_TS_ITR5 (TIM_SMCR_TS_0 | TIM_SMCR_TS_3) /*!< Internal Trigger 5 (ITR5) */ 01050 #define TIM_TS_ITR6 (TIM_SMCR_TS_1 | TIM_SMCR_TS_3) /*!< Internal Trigger 6 (ITR6) */ 01051 #define TIM_TS_ITR7 (TIM_SMCR_TS_0 | TIM_SMCR_TS_1 | TIM_SMCR_TS_3) /*!< Internal Trigger 7 (ITR7) */ 01052 #define TIM_TS_ITR8 (TIM_SMCR_TS_2 | TIM_SMCR_TS_3) /*!< Internal Trigger 8 (ITR8) */ 01053 #define TIM_TS_ITR9 (TIM_SMCR_TS_0 | TIM_SMCR_TS_2 | TIM_SMCR_TS_3) /*!< Internal Trigger 9 (ITR9) */ 01054 #define TIM_TS_ITR10 (TIM_SMCR_TS_1 | TIM_SMCR_TS_2 | TIM_SMCR_TS_3) /*!< Internal Trigger 10 (ITR10) */ 01055 #define TIM_TS_ITR11 (TIM_SMCR_TS_0 | TIM_SMCR_TS_1 | TIM_SMCR_TS_2 | TIM_SMCR_TS_3) /*!< Internal Trigger 11 (ITR11) */ 01056 #define TIM_TS_ITR12 (TIM_SMCR_TS_4) /*!< Internal Trigger 12 (ITR12) */ 01057 #define TIM_TS_ITR13 (TIM_SMCR_TS_0 | TIM_SMCR_TS_4) /*!< Internal Trigger 13 (ITR13) */ 01058 #define TIM_TS_NONE 0x0000FFFFU /*!< No trigger selected */ 01059 /** 01060 * @} 01061 */ 01062 01063 /** @defgroup TIM_Trigger_Polarity TIM Trigger Polarity 01064 * @{ 01065 */ 01066 #define TIM_TRIGGERPOLARITY_INVERTED TIM_ETRPOLARITY_INVERTED /*!< Polarity for ETRx trigger sources */ 01067 #define TIM_TRIGGERPOLARITY_NONINVERTED TIM_ETRPOLARITY_NONINVERTED /*!< Polarity for ETRx trigger sources */ 01068 #define TIM_TRIGGERPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING /*!< Polarity for TIxFPx or TI1_ED trigger sources */ 01069 #define TIM_TRIGGERPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING /*!< Polarity for TIxFPx or TI1_ED trigger sources */ 01070 #define TIM_TRIGGERPOLARITY_BOTHEDGE TIM_INPUTCHANNELPOLARITY_BOTHEDGE /*!< Polarity for TIxFPx or TI1_ED trigger sources */ 01071 /** 01072 * @} 01073 */ 01074 01075 /** @defgroup TIM_Trigger_Prescaler TIM Trigger Prescaler 01076 * @{ 01077 */ 01078 #define TIM_TRIGGERPRESCALER_DIV1 TIM_ETRPRESCALER_DIV1 /*!< No prescaler is used */ 01079 #define TIM_TRIGGERPRESCALER_DIV2 TIM_ETRPRESCALER_DIV2 /*!< Prescaler for External ETR Trigger: Capture performed once every 2 events. */ 01080 #define TIM_TRIGGERPRESCALER_DIV4 TIM_ETRPRESCALER_DIV4 /*!< Prescaler for External ETR Trigger: Capture performed once every 4 events. */ 01081 #define TIM_TRIGGERPRESCALER_DIV8 TIM_ETRPRESCALER_DIV8 /*!< Prescaler for External ETR Trigger: Capture performed once every 8 events. */ 01082 /** 01083 * @} 01084 */ 01085 01086 /** @defgroup TIM_TI1_Selection TIM TI1 Input Selection 01087 * @{ 01088 */ 01089 #define TIM_TI1SELECTION_CH1 0x00000000U /*!< The TIMx_CH1 pin is connected to TI1 input */ 01090 #define TIM_TI1SELECTION_XORCOMBINATION TIM_CR2_TI1S /*!< The TIMx_CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination) */ 01091 /** 01092 * @} 01093 */ 01094 01095 /** @defgroup TIM_DMA_Burst_Length TIM DMA Burst Length 01096 * @{ 01097 */ 01098 #define TIM_DMABURSTLENGTH_1TRANSFER 0x00000000U /*!< The transfer is done to 1 register starting from TIMx_CR1 + TIMx_DCR.DBA */ 01099 #define TIM_DMABURSTLENGTH_2TRANSFERS 0x00000100U /*!< The transfer is done to 2 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01100 #define TIM_DMABURSTLENGTH_3TRANSFERS 0x00000200U /*!< The transfer is done to 3 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01101 #define TIM_DMABURSTLENGTH_4TRANSFERS 0x00000300U /*!< The transfer is done to 4 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01102 #define TIM_DMABURSTLENGTH_5TRANSFERS 0x00000400U /*!< The transfer is done to 5 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01103 #define TIM_DMABURSTLENGTH_6TRANSFERS 0x00000500U /*!< The transfer is done to 6 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01104 #define TIM_DMABURSTLENGTH_7TRANSFERS 0x00000600U /*!< The transfer is done to 7 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01105 #define TIM_DMABURSTLENGTH_8TRANSFERS 0x00000700U /*!< The transfer is done to 8 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01106 #define TIM_DMABURSTLENGTH_9TRANSFERS 0x00000800U /*!< The transfer is done to 9 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01107 #define TIM_DMABURSTLENGTH_10TRANSFERS 0x00000900U /*!< The transfer is done to 10 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01108 #define TIM_DMABURSTLENGTH_11TRANSFERS 0x00000A00U /*!< The transfer is done to 11 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01109 #define TIM_DMABURSTLENGTH_12TRANSFERS 0x00000B00U /*!< The transfer is done to 12 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01110 #define TIM_DMABURSTLENGTH_13TRANSFERS 0x00000C00U /*!< The transfer is done to 13 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01111 #define TIM_DMABURSTLENGTH_14TRANSFERS 0x00000D00U /*!< The transfer is done to 14 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01112 #define TIM_DMABURSTLENGTH_15TRANSFERS 0x00000E00U /*!< The transfer is done to 15 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01113 #define TIM_DMABURSTLENGTH_16TRANSFERS 0x00000F00U /*!< The transfer is done to 16 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01114 #define TIM_DMABURSTLENGTH_17TRANSFERS 0x00001000U /*!< The transfer is done to 17 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01115 #define TIM_DMABURSTLENGTH_18TRANSFERS 0x00001100U /*!< The transfer is done to 18 registers starting from TIMx_CR1 + TIMx_DCR.DBA */ 01116 /** 01117 * @} 01118 */ 01119 01120 /** @defgroup DMA_Handle_index TIM DMA Handle Index 01121 * @{ 01122 */ 01123 #define TIM_DMA_ID_UPDATE ((uint16_t) 0x0000) /*!< Index of the DMA handle used for Update DMA requests */ 01124 #define TIM_DMA_ID_CC1 ((uint16_t) 0x0001) /*!< Index of the DMA handle used for Capture/Compare 1 DMA requests */ 01125 #define TIM_DMA_ID_CC2 ((uint16_t) 0x0002) /*!< Index of the DMA handle used for Capture/Compare 2 DMA requests */ 01126 #define TIM_DMA_ID_CC3 ((uint16_t) 0x0003) /*!< Index of the DMA handle used for Capture/Compare 3 DMA requests */ 01127 #define TIM_DMA_ID_CC4 ((uint16_t) 0x0004) /*!< Index of the DMA handle used for Capture/Compare 4 DMA requests */ 01128 #define TIM_DMA_ID_COMMUTATION ((uint16_t) 0x0005) /*!< Index of the DMA handle used for Commutation DMA requests */ 01129 #define TIM_DMA_ID_TRIGGER ((uint16_t) 0x0006) /*!< Index of the DMA handle used for Trigger DMA requests */ 01130 /** 01131 * @} 01132 */ 01133 01134 /** @defgroup Channel_CC_State TIM Capture/Compare Channel State 01135 * @{ 01136 */ 01137 #define TIM_CCx_ENABLE 0x00000001U /*!< Input or output channel is enabled */ 01138 #define TIM_CCx_DISABLE 0x00000000U /*!< Input or output channel is disabled */ 01139 #define TIM_CCxN_ENABLE 0x00000004U /*!< Complementary output channel is enabled */ 01140 #define TIM_CCxN_DISABLE 0x00000000U /*!< Complementary output channel is enabled */ 01141 /** 01142 * @} 01143 */ 01144 01145 /** @defgroup TIM_Break_System TIM Break System 01146 * @{ 01147 */ 01148 #define TIM_BREAK_SYSTEM_ECC SYSCFG_CFGR2_ECCL /*!< Enables and locks the ECC error signal with Break Input of TIM1/8/15/16/17 */ 01149 #define TIM_BREAK_SYSTEM_PVD SYSCFG_CFGR2_PVDL /*!< Enables and locks the PVD connection with TIM1/8/15/16/17 Break Input and also the PVDE and PLS bits of the Power Control Interface */ 01150 #define TIM_BREAK_SYSTEM_SRAM_PARITY_ERROR SYSCFG_CFGR2_SPL /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIM1/8/15/16/17 */ 01151 #define TIM_BREAK_SYSTEM_LOCKUP SYSCFG_CFGR2_CLL /*!< Enables and locks the LOCKUP output of CortexM4 with Break Input of TIM1/8/15/16/17 */ 01152 /** 01153 * @} 01154 */ 01155 01156 /** 01157 * @} 01158 */ 01159 /* End of exported constants -------------------------------------------------*/ 01160 01161 /* Exported macros -----------------------------------------------------------*/ 01162 /** @defgroup TIM_Exported_Macros TIM Exported Macros 01163 * @{ 01164 */ 01165 01166 /** @brief Reset TIM handle state. 01167 * @param __HANDLE__ TIM handle. 01168 * @retval None 01169 */ 01170 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) 01171 #define __HAL_TIM_RESET_HANDLE_STATE(__HANDLE__) do { \ 01172 (__HANDLE__)->State = HAL_TIM_STATE_RESET; \ 01173 (__HANDLE__)->ChannelState[0] = HAL_TIM_CHANNEL_STATE_RESET; \ 01174 (__HANDLE__)->ChannelState[1] = HAL_TIM_CHANNEL_STATE_RESET; \ 01175 (__HANDLE__)->ChannelState[2] = HAL_TIM_CHANNEL_STATE_RESET; \ 01176 (__HANDLE__)->ChannelState[3] = HAL_TIM_CHANNEL_STATE_RESET; \ 01177 (__HANDLE__)->ChannelState[4] = HAL_TIM_CHANNEL_STATE_RESET; \ 01178 (__HANDLE__)->ChannelState[5] = HAL_TIM_CHANNEL_STATE_RESET; \ 01179 (__HANDLE__)->ChannelNState[0] = HAL_TIM_CHANNEL_STATE_RESET; \ 01180 (__HANDLE__)->ChannelNState[1] = HAL_TIM_CHANNEL_STATE_RESET; \ 01181 (__HANDLE__)->ChannelNState[2] = HAL_TIM_CHANNEL_STATE_RESET; \ 01182 (__HANDLE__)->ChannelNState[3] = HAL_TIM_CHANNEL_STATE_RESET; \ 01183 (__HANDLE__)->DMABurstState = HAL_DMA_BURST_STATE_RESET; \ 01184 (__HANDLE__)->Base_MspInitCallback = NULL; \ 01185 (__HANDLE__)->Base_MspDeInitCallback = NULL; \ 01186 (__HANDLE__)->IC_MspInitCallback = NULL; \ 01187 (__HANDLE__)->IC_MspDeInitCallback = NULL; \ 01188 (__HANDLE__)->OC_MspInitCallback = NULL; \ 01189 (__HANDLE__)->OC_MspDeInitCallback = NULL; \ 01190 (__HANDLE__)->PWM_MspInitCallback = NULL; \ 01191 (__HANDLE__)->PWM_MspDeInitCallback = NULL; \ 01192 (__HANDLE__)->OnePulse_MspInitCallback = NULL; \ 01193 (__HANDLE__)->OnePulse_MspDeInitCallback = NULL; \ 01194 (__HANDLE__)->Encoder_MspInitCallback = NULL; \ 01195 (__HANDLE__)->Encoder_MspDeInitCallback = NULL; \ 01196 (__HANDLE__)->HallSensor_MspInitCallback = NULL; \ 01197 (__HANDLE__)->HallSensor_MspDeInitCallback = NULL; \ 01198 } while(0) 01199 #else 01200 #define __HAL_TIM_RESET_HANDLE_STATE(__HANDLE__) do { \ 01201 (__HANDLE__)->State = HAL_TIM_STATE_RESET; \ 01202 (__HANDLE__)->ChannelState[0] = HAL_TIM_CHANNEL_STATE_RESET; \ 01203 (__HANDLE__)->ChannelState[1] = HAL_TIM_CHANNEL_STATE_RESET; \ 01204 (__HANDLE__)->ChannelState[2] = HAL_TIM_CHANNEL_STATE_RESET; \ 01205 (__HANDLE__)->ChannelState[3] = HAL_TIM_CHANNEL_STATE_RESET; \ 01206 (__HANDLE__)->ChannelState[4] = HAL_TIM_CHANNEL_STATE_RESET; \ 01207 (__HANDLE__)->ChannelState[5] = HAL_TIM_CHANNEL_STATE_RESET; \ 01208 (__HANDLE__)->ChannelNState[0] = HAL_TIM_CHANNEL_STATE_RESET; \ 01209 (__HANDLE__)->ChannelNState[1] = HAL_TIM_CHANNEL_STATE_RESET; \ 01210 (__HANDLE__)->ChannelNState[2] = HAL_TIM_CHANNEL_STATE_RESET; \ 01211 (__HANDLE__)->ChannelNState[3] = HAL_TIM_CHANNEL_STATE_RESET; \ 01212 (__HANDLE__)->DMABurstState = HAL_DMA_BURST_STATE_RESET; \ 01213 } while(0) 01214 #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ 01215 01216 /** 01217 * @brief Enable the TIM peripheral. 01218 * @param __HANDLE__ TIM handle 01219 * @retval None 01220 */ 01221 #define __HAL_TIM_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1|=(TIM_CR1_CEN)) 01222 01223 /** 01224 * @brief Enable the TIM main Output. 01225 * @param __HANDLE__ TIM handle 01226 * @retval None 01227 */ 01228 #define __HAL_TIM_MOE_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->BDTR|=(TIM_BDTR_MOE)) 01229 01230 /** 01231 * @brief Disable the TIM peripheral. 01232 * @param __HANDLE__ TIM handle 01233 * @retval None 01234 */ 01235 #define __HAL_TIM_DISABLE(__HANDLE__) \ 01236 do { \ 01237 if (((__HANDLE__)->Instance->CCER & TIM_CCER_CCxE_MASK) == 0UL) \ 01238 { \ 01239 if(((__HANDLE__)->Instance->CCER & TIM_CCER_CCxNE_MASK) == 0UL) \ 01240 { \ 01241 (__HANDLE__)->Instance->CR1 &= ~(TIM_CR1_CEN); \ 01242 } \ 01243 } \ 01244 } while(0) 01245 01246 /** 01247 * @brief Disable the TIM main Output. 01248 * @param __HANDLE__ TIM handle 01249 * @retval None 01250 * @note The Main Output Enable of a timer instance is disabled only if all the CCx and CCxN channels have been 01251 * disabled 01252 */ 01253 #define __HAL_TIM_MOE_DISABLE(__HANDLE__) \ 01254 do { \ 01255 if (((__HANDLE__)->Instance->CCER & TIM_CCER_CCxE_MASK) == 0UL) \ 01256 { \ 01257 if(((__HANDLE__)->Instance->CCER & TIM_CCER_CCxNE_MASK) == 0UL) \ 01258 { \ 01259 (__HANDLE__)->Instance->BDTR &= ~(TIM_BDTR_MOE); \ 01260 } \ 01261 } \ 01262 } while(0) 01263 01264 /** 01265 * @brief Disable the TIM main Output. 01266 * @param __HANDLE__ TIM handle 01267 * @retval None 01268 * @note The Main Output Enable of a timer instance is disabled unconditionally 01269 */ 01270 #define __HAL_TIM_MOE_DISABLE_UNCONDITIONALLY(__HANDLE__) (__HANDLE__)->Instance->BDTR &= ~(TIM_BDTR_MOE) 01271 01272 /** @brief Enable the specified TIM interrupt. 01273 * @param __HANDLE__ specifies the TIM Handle. 01274 * @param __INTERRUPT__ specifies the TIM interrupt source to enable. 01275 * This parameter can be one of the following values: 01276 * @arg TIM_IT_UPDATE: Update interrupt 01277 * @arg TIM_IT_CC1: Capture/Compare 1 interrupt 01278 * @arg TIM_IT_CC2: Capture/Compare 2 interrupt 01279 * @arg TIM_IT_CC3: Capture/Compare 3 interrupt 01280 * @arg TIM_IT_CC4: Capture/Compare 4 interrupt 01281 * @arg TIM_IT_COM: Commutation interrupt 01282 * @arg TIM_IT_TRIGGER: Trigger interrupt 01283 * @arg TIM_IT_BREAK: Break interrupt 01284 * @retval None 01285 */ 01286 #define __HAL_TIM_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DIER |= (__INTERRUPT__)) 01287 01288 /** @brief Disable the specified TIM interrupt. 01289 * @param __HANDLE__ specifies the TIM Handle. 01290 * @param __INTERRUPT__ specifies the TIM interrupt source to disable. 01291 * This parameter can be one of the following values: 01292 * @arg TIM_IT_UPDATE: Update interrupt 01293 * @arg TIM_IT_CC1: Capture/Compare 1 interrupt 01294 * @arg TIM_IT_CC2: Capture/Compare 2 interrupt 01295 * @arg TIM_IT_CC3: Capture/Compare 3 interrupt 01296 * @arg TIM_IT_CC4: Capture/Compare 4 interrupt 01297 * @arg TIM_IT_COM: Commutation interrupt 01298 * @arg TIM_IT_TRIGGER: Trigger interrupt 01299 * @arg TIM_IT_BREAK: Break interrupt 01300 * @retval None 01301 */ 01302 #define __HAL_TIM_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DIER &= ~(__INTERRUPT__)) 01303 01304 /** @brief Enable the specified DMA request. 01305 * @param __HANDLE__ specifies the TIM Handle. 01306 * @param __DMA__ specifies the TIM DMA request to enable. 01307 * This parameter can be one of the following values: 01308 * @arg TIM_DMA_UPDATE: Update DMA request 01309 * @arg TIM_DMA_CC1: Capture/Compare 1 DMA request 01310 * @arg TIM_DMA_CC2: Capture/Compare 2 DMA request 01311 * @arg TIM_DMA_CC3: Capture/Compare 3 DMA request 01312 * @arg TIM_DMA_CC4: Capture/Compare 4 DMA request 01313 * @arg TIM_DMA_COM: Commutation DMA request 01314 * @arg TIM_DMA_TRIGGER: Trigger DMA request 01315 * @retval None 01316 */ 01317 #define __HAL_TIM_ENABLE_DMA(__HANDLE__, __DMA__) ((__HANDLE__)->Instance->DIER |= (__DMA__)) 01318 01319 /** @brief Disable the specified DMA request. 01320 * @param __HANDLE__ specifies the TIM Handle. 01321 * @param __DMA__ specifies the TIM DMA request to disable. 01322 * This parameter can be one of the following values: 01323 * @arg TIM_DMA_UPDATE: Update DMA request 01324 * @arg TIM_DMA_CC1: Capture/Compare 1 DMA request 01325 * @arg TIM_DMA_CC2: Capture/Compare 2 DMA request 01326 * @arg TIM_DMA_CC3: Capture/Compare 3 DMA request 01327 * @arg TIM_DMA_CC4: Capture/Compare 4 DMA request 01328 * @arg TIM_DMA_COM: Commutation DMA request 01329 * @arg TIM_DMA_TRIGGER: Trigger DMA request 01330 * @retval None 01331 */ 01332 #define __HAL_TIM_DISABLE_DMA(__HANDLE__, __DMA__) ((__HANDLE__)->Instance->DIER &= ~(__DMA__)) 01333 01334 /** @brief Check whether the specified TIM interrupt flag is set or not. 01335 * @param __HANDLE__ specifies the TIM Handle. 01336 * @param __FLAG__ specifies the TIM interrupt flag to check. 01337 * This parameter can be one of the following values: 01338 * @arg TIM_FLAG_UPDATE: Update interrupt flag 01339 * @arg TIM_FLAG_CC1: Capture/Compare 1 interrupt flag 01340 * @arg TIM_FLAG_CC2: Capture/Compare 2 interrupt flag 01341 * @arg TIM_FLAG_CC3: Capture/Compare 3 interrupt flag 01342 * @arg TIM_FLAG_CC4: Capture/Compare 4 interrupt flag 01343 * @arg TIM_FLAG_CC5: Compare 5 interrupt flag 01344 * @arg TIM_FLAG_CC6: Compare 6 interrupt flag 01345 * @arg TIM_FLAG_COM: Commutation interrupt flag 01346 * @arg TIM_FLAG_TRIGGER: Trigger interrupt flag 01347 * @arg TIM_FLAG_BREAK: Break interrupt flag 01348 * @arg TIM_FLAG_BREAK2: Break 2 interrupt flag 01349 * @arg TIM_FLAG_SYSTEM_BREAK: System Break interrupt flag 01350 * @arg TIM_FLAG_CC1OF: Capture/Compare 1 overcapture flag 01351 * @arg TIM_FLAG_CC2OF: Capture/Compare 2 overcapture flag 01352 * @arg TIM_FLAG_CC3OF: Capture/Compare 3 overcapture flag 01353 * @arg TIM_FLAG_CC4OF: Capture/Compare 4 overcapture flag 01354 * @retval The new state of __FLAG__ (TRUE or FALSE). 01355 */ 01356 #define __HAL_TIM_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->SR &(__FLAG__)) == (__FLAG__)) 01357 01358 /** @brief Clear the specified TIM interrupt flag. 01359 * @param __HANDLE__ specifies the TIM Handle. 01360 * @param __FLAG__ specifies the TIM interrupt flag to clear. 01361 * This parameter can be one of the following values: 01362 * @arg TIM_FLAG_UPDATE: Update interrupt flag 01363 * @arg TIM_FLAG_CC1: Capture/Compare 1 interrupt flag 01364 * @arg TIM_FLAG_CC2: Capture/Compare 2 interrupt flag 01365 * @arg TIM_FLAG_CC3: Capture/Compare 3 interrupt flag 01366 * @arg TIM_FLAG_CC4: Capture/Compare 4 interrupt flag 01367 * @arg TIM_FLAG_CC5: Compare 5 interrupt flag 01368 * @arg TIM_FLAG_CC6: Compare 6 interrupt flag 01369 * @arg TIM_FLAG_COM: Commutation interrupt flag 01370 * @arg TIM_FLAG_TRIGGER: Trigger interrupt flag 01371 * @arg TIM_FLAG_BREAK: Break interrupt flag 01372 * @arg TIM_FLAG_BREAK2: Break 2 interrupt flag 01373 * @arg TIM_FLAG_SYSTEM_BREAK: System Break interrupt flag 01374 * @arg TIM_FLAG_CC1OF: Capture/Compare 1 overcapture flag 01375 * @arg TIM_FLAG_CC2OF: Capture/Compare 2 overcapture flag 01376 * @arg TIM_FLAG_CC3OF: Capture/Compare 3 overcapture flag 01377 * @arg TIM_FLAG_CC4OF: Capture/Compare 4 overcapture flag 01378 * @retval The new state of __FLAG__ (TRUE or FALSE). 01379 */ 01380 #define __HAL_TIM_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->SR = ~(__FLAG__)) 01381 01382 /** 01383 * @brief Check whether the specified TIM interrupt source is enabled or not. 01384 * @param __HANDLE__ TIM handle 01385 * @param __INTERRUPT__ specifies the TIM interrupt source to check. 01386 * This parameter can be one of the following values: 01387 * @arg TIM_IT_UPDATE: Update interrupt 01388 * @arg TIM_IT_CC1: Capture/Compare 1 interrupt 01389 * @arg TIM_IT_CC2: Capture/Compare 2 interrupt 01390 * @arg TIM_IT_CC3: Capture/Compare 3 interrupt 01391 * @arg TIM_IT_CC4: Capture/Compare 4 interrupt 01392 * @arg TIM_IT_COM: Commutation interrupt 01393 * @arg TIM_IT_TRIGGER: Trigger interrupt 01394 * @arg TIM_IT_BREAK: Break interrupt 01395 * @retval The state of TIM_IT (SET or RESET). 01396 */ 01397 #define __HAL_TIM_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->DIER & (__INTERRUPT__)) \ 01398 == (__INTERRUPT__)) ? SET : RESET) 01399 01400 /** @brief Clear the TIM interrupt pending bits. 01401 * @param __HANDLE__ TIM handle 01402 * @param __INTERRUPT__ specifies the interrupt pending bit to clear. 01403 * This parameter can be one of the following values: 01404 * @arg TIM_IT_UPDATE: Update interrupt 01405 * @arg TIM_IT_CC1: Capture/Compare 1 interrupt 01406 * @arg TIM_IT_CC2: Capture/Compare 2 interrupt 01407 * @arg TIM_IT_CC3: Capture/Compare 3 interrupt 01408 * @arg TIM_IT_CC4: Capture/Compare 4 interrupt 01409 * @arg TIM_IT_COM: Commutation interrupt 01410 * @arg TIM_IT_TRIGGER: Trigger interrupt 01411 * @arg TIM_IT_BREAK: Break interrupt 01412 * @retval None 01413 */ 01414 #define __HAL_TIM_CLEAR_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->SR = ~(__INTERRUPT__)) 01415 01416 /** 01417 * @brief Force a continuous copy of the update interrupt flag (UIF) into the timer counter register (bit 31). 01418 * @note This allows both the counter value and a potential roll-over condition signalled by the UIFCPY flag to be read 01419 * in an atomic way. 01420 * @param __HANDLE__ TIM handle. 01421 * @retval None 01422 mode. 01423 */ 01424 #define __HAL_TIM_UIFREMAP_ENABLE(__HANDLE__) (((__HANDLE__)->Instance->CR1 |= TIM_CR1_UIFREMAP)) 01425 01426 /** 01427 * @brief Disable update interrupt flag (UIF) remapping. 01428 * @param __HANDLE__ TIM handle. 01429 * @retval None 01430 mode. 01431 */ 01432 #define __HAL_TIM_UIFREMAP_DISABLE(__HANDLE__) (((__HANDLE__)->Instance->CR1 &= ~TIM_CR1_UIFREMAP)) 01433 01434 /** 01435 * @brief Get update interrupt flag (UIF) copy status. 01436 * @param __COUNTER__ Counter value. 01437 * @retval The state of UIFCPY (TRUE or FALSE). 01438 mode. 01439 */ 01440 #define __HAL_TIM_GET_UIFCPY(__COUNTER__) (((__COUNTER__) & (TIM_CNT_UIFCPY)) == (TIM_CNT_UIFCPY)) 01441 01442 /** 01443 * @brief Indicates whether or not the TIM Counter is used as downcounter. 01444 * @param __HANDLE__ TIM handle. 01445 * @retval False (Counter used as upcounter) or True (Counter used as downcounter) 01446 * @note This macro is particularly useful to get the counting mode when the timer operates in Center-aligned mode 01447 * or Encoder mode. 01448 */ 01449 #define __HAL_TIM_IS_TIM_COUNTING_DOWN(__HANDLE__) (((__HANDLE__)->Instance->CR1 &(TIM_CR1_DIR)) == (TIM_CR1_DIR)) 01450 01451 /** 01452 * @brief Set the TIM Prescaler on runtime. 01453 * @param __HANDLE__ TIM handle. 01454 * @param __PRESC__ specifies the Prescaler new value. 01455 * @retval None 01456 */ 01457 #define __HAL_TIM_SET_PRESCALER(__HANDLE__, __PRESC__) ((__HANDLE__)->Instance->PSC = (__PRESC__)) 01458 01459 /** 01460 * @brief Set the TIM Counter Register value on runtime. 01461 * Note Please check if the bit 31 of CNT register is used as UIF copy or not, this may affect the counter range in 01462 * case of 32 bits counter TIM instance. 01463 * Bit 31 of CNT can be enabled/disabled using __HAL_TIM_UIFREMAP_ENABLE()/__HAL_TIM_UIFREMAP_DISABLE() macros. 01464 * @param __HANDLE__ TIM handle. 01465 * @param __COUNTER__ specifies the Counter register new value. 01466 * @retval None 01467 */ 01468 #define __HAL_TIM_SET_COUNTER(__HANDLE__, __COUNTER__) ((__HANDLE__)->Instance->CNT = (__COUNTER__)) 01469 01470 /** 01471 * @brief Get the TIM Counter Register value on runtime. 01472 * @param __HANDLE__ TIM handle. 01473 * @retval 16-bit or 32-bit value of the timer counter register (TIMx_CNT) 01474 */ 01475 #define __HAL_TIM_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNT) 01476 01477 /** 01478 * @brief Set the TIM Autoreload Register value on runtime without calling another time any Init function. 01479 * @param __HANDLE__ TIM handle. 01480 * @param __AUTORELOAD__ specifies the Counter register new value. 01481 * @retval None 01482 */ 01483 #define __HAL_TIM_SET_AUTORELOAD(__HANDLE__, __AUTORELOAD__) \ 01484 do{ \ 01485 (__HANDLE__)->Instance->ARR = (__AUTORELOAD__); \ 01486 (__HANDLE__)->Init.Period = (__AUTORELOAD__); \ 01487 } while(0) 01488 01489 /** 01490 * @brief Get the TIM Autoreload Register value on runtime. 01491 * @param __HANDLE__ TIM handle. 01492 * @retval 16-bit or 32-bit value of the timer auto-reload register(TIMx_ARR) 01493 */ 01494 #define __HAL_TIM_GET_AUTORELOAD(__HANDLE__) ((__HANDLE__)->Instance->ARR) 01495 01496 /** 01497 * @brief Set the TIM Clock Division value on runtime without calling another time any Init function. 01498 * @param __HANDLE__ TIM handle. 01499 * @param __CKD__ specifies the clock division value. 01500 * This parameter can be one of the following value: 01501 * @arg TIM_CLOCKDIVISION_DIV1: tDTS=tCK_INT 01502 * @arg TIM_CLOCKDIVISION_DIV2: tDTS=2*tCK_INT 01503 * @arg TIM_CLOCKDIVISION_DIV4: tDTS=4*tCK_INT 01504 * @retval None 01505 */ 01506 #define __HAL_TIM_SET_CLOCKDIVISION(__HANDLE__, __CKD__) \ 01507 do{ \ 01508 (__HANDLE__)->Instance->CR1 &= (~TIM_CR1_CKD); \ 01509 (__HANDLE__)->Instance->CR1 |= (__CKD__); \ 01510 (__HANDLE__)->Init.ClockDivision = (__CKD__); \ 01511 } while(0) 01512 01513 /** 01514 * @brief Get the TIM Clock Division value on runtime. 01515 * @param __HANDLE__ TIM handle. 01516 * @retval The clock division can be one of the following values: 01517 * @arg TIM_CLOCKDIVISION_DIV1: tDTS=tCK_INT 01518 * @arg TIM_CLOCKDIVISION_DIV2: tDTS=2*tCK_INT 01519 * @arg TIM_CLOCKDIVISION_DIV4: tDTS=4*tCK_INT 01520 */ 01521 #define __HAL_TIM_GET_CLOCKDIVISION(__HANDLE__) ((__HANDLE__)->Instance->CR1 & TIM_CR1_CKD) 01522 01523 /** 01524 * @brief Set the TIM Input Capture prescaler on runtime without calling another time HAL_TIM_IC_ConfigChannel() 01525 * function. 01526 * @param __HANDLE__ TIM handle. 01527 * @param __CHANNEL__ TIM Channels to be configured. 01528 * This parameter can be one of the following values: 01529 * @arg TIM_CHANNEL_1: TIM Channel 1 selected 01530 * @arg TIM_CHANNEL_2: TIM Channel 2 selected 01531 * @arg TIM_CHANNEL_3: TIM Channel 3 selected 01532 * @arg TIM_CHANNEL_4: TIM Channel 4 selected 01533 * @param __ICPSC__ specifies the Input Capture4 prescaler new value. 01534 * This parameter can be one of the following values: 01535 * @arg TIM_ICPSC_DIV1: no prescaler 01536 * @arg TIM_ICPSC_DIV2: capture is done once every 2 events 01537 * @arg TIM_ICPSC_DIV4: capture is done once every 4 events 01538 * @arg TIM_ICPSC_DIV8: capture is done once every 8 events 01539 * @retval None 01540 */ 01541 #define __HAL_TIM_SET_ICPRESCALER(__HANDLE__, __CHANNEL__, __ICPSC__) \ 01542 do{ \ 01543 TIM_RESET_ICPRESCALERVALUE((__HANDLE__), (__CHANNEL__)); \ 01544 TIM_SET_ICPRESCALERVALUE((__HANDLE__), (__CHANNEL__), (__ICPSC__)); \ 01545 } while(0) 01546 01547 /** 01548 * @brief Get the TIM Input Capture prescaler on runtime. 01549 * @param __HANDLE__ TIM handle. 01550 * @param __CHANNEL__ TIM Channels to be configured. 01551 * This parameter can be one of the following values: 01552 * @arg TIM_CHANNEL_1: get input capture 1 prescaler value 01553 * @arg TIM_CHANNEL_2: get input capture 2 prescaler value 01554 * @arg TIM_CHANNEL_3: get input capture 3 prescaler value 01555 * @arg TIM_CHANNEL_4: get input capture 4 prescaler value 01556 * @retval The input capture prescaler can be one of the following values: 01557 * @arg TIM_ICPSC_DIV1: no prescaler 01558 * @arg TIM_ICPSC_DIV2: capture is done once every 2 events 01559 * @arg TIM_ICPSC_DIV4: capture is done once every 4 events 01560 * @arg TIM_ICPSC_DIV8: capture is done once every 8 events 01561 */ 01562 #define __HAL_TIM_GET_ICPRESCALER(__HANDLE__, __CHANNEL__) \ 01563 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 & TIM_CCMR1_IC1PSC) :\ 01564 ((__CHANNEL__) == TIM_CHANNEL_2) ? (((__HANDLE__)->Instance->CCMR1 & TIM_CCMR1_IC2PSC) >> 8U) :\ 01565 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 & TIM_CCMR2_IC3PSC) :\ 01566 (((__HANDLE__)->Instance->CCMR2 & TIM_CCMR2_IC4PSC)) >> 8U) 01567 01568 /** 01569 * @brief Set the TIM Capture Compare Register value on runtime without calling another time ConfigChannel function. 01570 * @param __HANDLE__ TIM handle. 01571 * @param __CHANNEL__ TIM Channels to be configured. 01572 * This parameter can be one of the following values: 01573 * @arg TIM_CHANNEL_1: TIM Channel 1 selected 01574 * @arg TIM_CHANNEL_2: TIM Channel 2 selected 01575 * @arg TIM_CHANNEL_3: TIM Channel 3 selected 01576 * @arg TIM_CHANNEL_4: TIM Channel 4 selected 01577 * @arg TIM_CHANNEL_5: TIM Channel 5 selected 01578 * @arg TIM_CHANNEL_6: TIM Channel 6 selected 01579 * @param __COMPARE__ specifies the Capture Compare register new value. 01580 * @retval None 01581 */ 01582 #define __HAL_TIM_SET_COMPARE(__HANDLE__, __CHANNEL__, __COMPARE__) \ 01583 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCR1 = (__COMPARE__)) :\ 01584 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCR2 = (__COMPARE__)) :\ 01585 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCR3 = (__COMPARE__)) :\ 01586 ((__CHANNEL__) == TIM_CHANNEL_4) ? ((__HANDLE__)->Instance->CCR4 = (__COMPARE__)) :\ 01587 ((__CHANNEL__) == TIM_CHANNEL_5) ? ((__HANDLE__)->Instance->CCR5 = (__COMPARE__)) :\ 01588 ((__HANDLE__)->Instance->CCR6 = (__COMPARE__))) 01589 01590 /** 01591 * @brief Get the TIM Capture Compare Register value on runtime. 01592 * @param __HANDLE__ TIM handle. 01593 * @param __CHANNEL__ TIM Channel associated with the capture compare register 01594 * This parameter can be one of the following values: 01595 * @arg TIM_CHANNEL_1: get capture/compare 1 register value 01596 * @arg TIM_CHANNEL_2: get capture/compare 2 register value 01597 * @arg TIM_CHANNEL_3: get capture/compare 3 register value 01598 * @arg TIM_CHANNEL_4: get capture/compare 4 register value 01599 * @arg TIM_CHANNEL_5: get capture/compare 5 register value 01600 * @arg TIM_CHANNEL_6: get capture/compare 6 register value 01601 * @retval 16-bit or 32-bit value of the capture/compare register (TIMx_CCRy) 01602 */ 01603 #define __HAL_TIM_GET_COMPARE(__HANDLE__, __CHANNEL__) \ 01604 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCR1) :\ 01605 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCR2) :\ 01606 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCR3) :\ 01607 ((__CHANNEL__) == TIM_CHANNEL_4) ? ((__HANDLE__)->Instance->CCR4) :\ 01608 ((__CHANNEL__) == TIM_CHANNEL_5) ? ((__HANDLE__)->Instance->CCR5) :\ 01609 ((__HANDLE__)->Instance->CCR6)) 01610 01611 /** 01612 * @brief Set the TIM Output compare preload. 01613 * @param __HANDLE__ TIM handle. 01614 * @param __CHANNEL__ TIM Channels to be configured. 01615 * This parameter can be one of the following values: 01616 * @arg TIM_CHANNEL_1: TIM Channel 1 selected 01617 * @arg TIM_CHANNEL_2: TIM Channel 2 selected 01618 * @arg TIM_CHANNEL_3: TIM Channel 3 selected 01619 * @arg TIM_CHANNEL_4: TIM Channel 4 selected 01620 * @arg TIM_CHANNEL_5: TIM Channel 5 selected 01621 * @arg TIM_CHANNEL_6: TIM Channel 6 selected 01622 * @retval None 01623 */ 01624 #define __HAL_TIM_ENABLE_OCxPRELOAD(__HANDLE__, __CHANNEL__) \ 01625 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 |= TIM_CCMR1_OC1PE) :\ 01626 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 |= TIM_CCMR1_OC2PE) :\ 01627 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 |= TIM_CCMR2_OC3PE) :\ 01628 ((__CHANNEL__) == TIM_CHANNEL_4) ? ((__HANDLE__)->Instance->CCMR2 |= TIM_CCMR2_OC4PE) :\ 01629 ((__CHANNEL__) == TIM_CHANNEL_5) ? ((__HANDLE__)->Instance->CCMR3 |= TIM_CCMR3_OC5PE) :\ 01630 ((__HANDLE__)->Instance->CCMR3 |= TIM_CCMR3_OC6PE)) 01631 01632 /** 01633 * @brief Reset the TIM Output compare preload. 01634 * @param __HANDLE__ TIM handle. 01635 * @param __CHANNEL__ TIM Channels to be configured. 01636 * This parameter can be one of the following values: 01637 * @arg TIM_CHANNEL_1: TIM Channel 1 selected 01638 * @arg TIM_CHANNEL_2: TIM Channel 2 selected 01639 * @arg TIM_CHANNEL_3: TIM Channel 3 selected 01640 * @arg TIM_CHANNEL_4: TIM Channel 4 selected 01641 * @arg TIM_CHANNEL_5: TIM Channel 5 selected 01642 * @arg TIM_CHANNEL_6: TIM Channel 6 selected 01643 * @retval None 01644 */ 01645 #define __HAL_TIM_DISABLE_OCxPRELOAD(__HANDLE__, __CHANNEL__) \ 01646 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 &= ~TIM_CCMR1_OC1PE) :\ 01647 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 &= ~TIM_CCMR1_OC2PE) :\ 01648 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 &= ~TIM_CCMR2_OC3PE) :\ 01649 ((__CHANNEL__) == TIM_CHANNEL_4) ? ((__HANDLE__)->Instance->CCMR2 &= ~TIM_CCMR2_OC4PE) :\ 01650 ((__CHANNEL__) == TIM_CHANNEL_5) ? ((__HANDLE__)->Instance->CCMR3 &= ~TIM_CCMR3_OC5PE) :\ 01651 ((__HANDLE__)->Instance->CCMR3 &= ~TIM_CCMR3_OC6PE)) 01652 01653 /** 01654 * @brief Enable fast mode for a given channel. 01655 * @param __HANDLE__ TIM handle. 01656 * @param __CHANNEL__ TIM Channels to be configured. 01657 * This parameter can be one of the following values: 01658 * @arg TIM_CHANNEL_1: TIM Channel 1 selected 01659 * @arg TIM_CHANNEL_2: TIM Channel 2 selected 01660 * @arg TIM_CHANNEL_3: TIM Channel 3 selected 01661 * @arg TIM_CHANNEL_4: TIM Channel 4 selected 01662 * @arg TIM_CHANNEL_5: TIM Channel 5 selected 01663 * @arg TIM_CHANNEL_6: TIM Channel 6 selected 01664 * @note When fast mode is enabled an active edge on the trigger input acts 01665 * like a compare match on CCx output. Delay to sample the trigger 01666 * input and to activate CCx output is reduced to 3 clock cycles. 01667 * @note Fast mode acts only if the channel is configured in PWM1 or PWM2 mode. 01668 * @retval None 01669 */ 01670 #define __HAL_TIM_ENABLE_OCxFAST(__HANDLE__, __CHANNEL__) \ 01671 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 |= TIM_CCMR1_OC1FE) :\ 01672 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 |= TIM_CCMR1_OC2FE) :\ 01673 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 |= TIM_CCMR2_OC3FE) :\ 01674 ((__CHANNEL__) == TIM_CHANNEL_4) ? ((__HANDLE__)->Instance->CCMR2 |= TIM_CCMR2_OC4FE) :\ 01675 ((__CHANNEL__) == TIM_CHANNEL_5) ? ((__HANDLE__)->Instance->CCMR3 |= TIM_CCMR3_OC5FE) :\ 01676 ((__HANDLE__)->Instance->CCMR3 |= TIM_CCMR3_OC6FE)) 01677 01678 /** 01679 * @brief Disable fast mode for a given channel. 01680 * @param __HANDLE__ TIM handle. 01681 * @param __CHANNEL__ TIM Channels to be configured. 01682 * This parameter can be one of the following values: 01683 * @arg TIM_CHANNEL_1: TIM Channel 1 selected 01684 * @arg TIM_CHANNEL_2: TIM Channel 2 selected 01685 * @arg TIM_CHANNEL_3: TIM Channel 3 selected 01686 * @arg TIM_CHANNEL_4: TIM Channel 4 selected 01687 * @arg TIM_CHANNEL_5: TIM Channel 5 selected 01688 * @arg TIM_CHANNEL_6: TIM Channel 6 selected 01689 * @note When fast mode is disabled CCx output behaves normally depending 01690 * on counter and CCRx values even when the trigger is ON. The minimum 01691 * delay to activate CCx output when an active edge occurs on the 01692 * trigger input is 5 clock cycles. 01693 * @retval None 01694 */ 01695 #define __HAL_TIM_DISABLE_OCxFAST(__HANDLE__, __CHANNEL__) \ 01696 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 &= ~TIM_CCMR1_OC1FE) :\ 01697 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 &= ~TIM_CCMR1_OC2FE) :\ 01698 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 &= ~TIM_CCMR2_OC3FE) :\ 01699 ((__CHANNEL__) == TIM_CHANNEL_4) ? ((__HANDLE__)->Instance->CCMR2 &= ~TIM_CCMR2_OC4FE) :\ 01700 ((__CHANNEL__) == TIM_CHANNEL_5) ? ((__HANDLE__)->Instance->CCMR3 &= ~TIM_CCMR3_OC5FE) :\ 01701 ((__HANDLE__)->Instance->CCMR3 &= ~TIM_CCMR3_OC6FE)) 01702 01703 /** 01704 * @brief Set the Update Request Source (URS) bit of the TIMx_CR1 register. 01705 * @param __HANDLE__ TIM handle. 01706 * @note When the URS bit of the TIMx_CR1 register is set, only counter 01707 * overflow/underflow generates an update interrupt or DMA request (if 01708 * enabled) 01709 * @retval None 01710 */ 01711 #define __HAL_TIM_URS_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1|= TIM_CR1_URS) 01712 01713 /** 01714 * @brief Reset the Update Request Source (URS) bit of the TIMx_CR1 register. 01715 * @param __HANDLE__ TIM handle. 01716 * @note When the URS bit of the TIMx_CR1 register is reset, any of the 01717 * following events generate an update interrupt or DMA request (if 01718 * enabled): 01719 * _ Counter overflow underflow 01720 * _ Setting the UG bit 01721 * _ Update generation through the slave mode controller 01722 * @retval None 01723 */ 01724 #define __HAL_TIM_URS_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1&=~TIM_CR1_URS) 01725 01726 /** 01727 * @brief Set the TIM Capture x input polarity on runtime. 01728 * @param __HANDLE__ TIM handle. 01729 * @param __CHANNEL__ TIM Channels to be configured. 01730 * This parameter can be one of the following values: 01731 * @arg TIM_CHANNEL_1: TIM Channel 1 selected 01732 * @arg TIM_CHANNEL_2: TIM Channel 2 selected 01733 * @arg TIM_CHANNEL_3: TIM Channel 3 selected 01734 * @arg TIM_CHANNEL_4: TIM Channel 4 selected 01735 * @param __POLARITY__ Polarity for TIx source 01736 * @arg TIM_INPUTCHANNELPOLARITY_RISING: Rising Edge 01737 * @arg TIM_INPUTCHANNELPOLARITY_FALLING: Falling Edge 01738 * @arg TIM_INPUTCHANNELPOLARITY_BOTHEDGE: Rising and Falling Edge 01739 * @retval None 01740 */ 01741 #define __HAL_TIM_SET_CAPTUREPOLARITY(__HANDLE__, __CHANNEL__, __POLARITY__) \ 01742 do{ \ 01743 TIM_RESET_CAPTUREPOLARITY((__HANDLE__), (__CHANNEL__)); \ 01744 TIM_SET_CAPTUREPOLARITY((__HANDLE__), (__CHANNEL__), (__POLARITY__)); \ 01745 }while(0) 01746 01747 /** 01748 * @} 01749 */ 01750 /* End of exported macros ----------------------------------------------------*/ 01751 01752 /* Private constants ---------------------------------------------------------*/ 01753 /** @defgroup TIM_Private_Constants TIM Private Constants 01754 * @{ 01755 */ 01756 /* The counter of a timer instance is disabled only if all the CCx and CCxN 01757 channels have been disabled */ 01758 #define TIM_CCER_CCxE_MASK ((uint32_t)(TIM_CCER_CC1E | TIM_CCER_CC2E | TIM_CCER_CC3E | TIM_CCER_CC4E)) 01759 #define TIM_CCER_CCxNE_MASK ((uint32_t)(TIM_CCER_CC1NE | TIM_CCER_CC2NE | TIM_CCER_CC3NE)) 01760 /** 01761 * @} 01762 */ 01763 /* End of private constants --------------------------------------------------*/ 01764 01765 /* Private macros ------------------------------------------------------------*/ 01766 /** @defgroup TIM_Private_Macros TIM Private Macros 01767 * @{ 01768 */ 01769 #define IS_TIM_CLEARINPUT_SOURCE(__MODE__) (((__MODE__) == TIM_CLEARINPUTSOURCE_NONE) || \ 01770 ((__MODE__) == TIM_CLEARINPUTSOURCE_ETR)) 01771 01772 #define IS_TIM_DMA_BASE(__BASE__) (((__BASE__) == TIM_DMABASE_CR1) || \ 01773 ((__BASE__) == TIM_DMABASE_CR2) || \ 01774 ((__BASE__) == TIM_DMABASE_SMCR) || \ 01775 ((__BASE__) == TIM_DMABASE_DIER) || \ 01776 ((__BASE__) == TIM_DMABASE_SR) || \ 01777 ((__BASE__) == TIM_DMABASE_EGR) || \ 01778 ((__BASE__) == TIM_DMABASE_CCMR1) || \ 01779 ((__BASE__) == TIM_DMABASE_CCMR2) || \ 01780 ((__BASE__) == TIM_DMABASE_CCER) || \ 01781 ((__BASE__) == TIM_DMABASE_CNT) || \ 01782 ((__BASE__) == TIM_DMABASE_PSC) || \ 01783 ((__BASE__) == TIM_DMABASE_ARR) || \ 01784 ((__BASE__) == TIM_DMABASE_RCR) || \ 01785 ((__BASE__) == TIM_DMABASE_CCR1) || \ 01786 ((__BASE__) == TIM_DMABASE_CCR2) || \ 01787 ((__BASE__) == TIM_DMABASE_CCR3) || \ 01788 ((__BASE__) == TIM_DMABASE_CCR4) || \ 01789 ((__BASE__) == TIM_DMABASE_BDTR) || \ 01790 ((__BASE__) == TIM_DMABASE_CCMR3) || \ 01791 ((__BASE__) == TIM_DMABASE_CCR5) || \ 01792 ((__BASE__) == TIM_DMABASE_CCR6) || \ 01793 ((__BASE__) == TIM_DMABASE_AF1) || \ 01794 ((__BASE__) == TIM_DMABASE_AF2) || \ 01795 ((__BASE__) == TIM_DMABASE_TISEL)) 01796 01797 01798 #define IS_TIM_EVENT_SOURCE(__SOURCE__) ((((__SOURCE__) & 0xFFFFFE00U) == 0x00000000U) && ((__SOURCE__) != 0x00000000U)) 01799 01800 #define IS_TIM_COUNTER_MODE(__MODE__) (((__MODE__) == TIM_COUNTERMODE_UP) || \ 01801 ((__MODE__) == TIM_COUNTERMODE_DOWN) || \ 01802 ((__MODE__) == TIM_COUNTERMODE_CENTERALIGNED1) || \ 01803 ((__MODE__) == TIM_COUNTERMODE_CENTERALIGNED2) || \ 01804 ((__MODE__) == TIM_COUNTERMODE_CENTERALIGNED3)) 01805 01806 #define IS_TIM_UIFREMAP_MODE(__MODE__) (((__MODE__) == TIM_UIFREMAP_DISABLE) || \ 01807 ((__MODE__) == TIM_UIFREMAP_ENALE)) 01808 01809 #define IS_TIM_CLOCKDIVISION_DIV(__DIV__) (((__DIV__) == TIM_CLOCKDIVISION_DIV1) || \ 01810 ((__DIV__) == TIM_CLOCKDIVISION_DIV2) || \ 01811 ((__DIV__) == TIM_CLOCKDIVISION_DIV4)) 01812 01813 #define IS_TIM_AUTORELOAD_PRELOAD(PRELOAD) (((PRELOAD) == TIM_AUTORELOAD_PRELOAD_DISABLE) || \ 01814 ((PRELOAD) == TIM_AUTORELOAD_PRELOAD_ENABLE)) 01815 01816 #define IS_TIM_FAST_STATE(__STATE__) (((__STATE__) == TIM_OCFAST_DISABLE) || \ 01817 ((__STATE__) == TIM_OCFAST_ENABLE)) 01818 01819 #define IS_TIM_OC_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_OCPOLARITY_HIGH) || \ 01820 ((__POLARITY__) == TIM_OCPOLARITY_LOW)) 01821 01822 #define IS_TIM_OCN_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_OCNPOLARITY_HIGH) || \ 01823 ((__POLARITY__) == TIM_OCNPOLARITY_LOW)) 01824 01825 #define IS_TIM_OCIDLE_STATE(__STATE__) (((__STATE__) == TIM_OCIDLESTATE_SET) || \ 01826 ((__STATE__) == TIM_OCIDLESTATE_RESET)) 01827 01828 #define IS_TIM_OCNIDLE_STATE(__STATE__) (((__STATE__) == TIM_OCNIDLESTATE_SET) || \ 01829 ((__STATE__) == TIM_OCNIDLESTATE_RESET)) 01830 01831 #define IS_TIM_ENCODERINPUT_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_ENCODERINPUTPOLARITY_RISING) || \ 01832 ((__POLARITY__) == TIM_ENCODERINPUTPOLARITY_FALLING)) 01833 01834 #define IS_TIM_IC_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_ICPOLARITY_RISING) || \ 01835 ((__POLARITY__) == TIM_ICPOLARITY_FALLING) || \ 01836 ((__POLARITY__) == TIM_ICPOLARITY_BOTHEDGE)) 01837 01838 #define IS_TIM_IC_SELECTION(__SELECTION__) (((__SELECTION__) == TIM_ICSELECTION_DIRECTTI) || \ 01839 ((__SELECTION__) == TIM_ICSELECTION_INDIRECTTI) || \ 01840 ((__SELECTION__) == TIM_ICSELECTION_TRC)) 01841 01842 #define IS_TIM_IC_PRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_ICPSC_DIV1) || \ 01843 ((__PRESCALER__) == TIM_ICPSC_DIV2) || \ 01844 ((__PRESCALER__) == TIM_ICPSC_DIV4) || \ 01845 ((__PRESCALER__) == TIM_ICPSC_DIV8)) 01846 01847 #define IS_TIM_OPM_MODE(__MODE__) (((__MODE__) == TIM_OPMODE_SINGLE) || \ 01848 ((__MODE__) == TIM_OPMODE_REPETITIVE)) 01849 01850 #define IS_TIM_ENCODER_MODE(__MODE__) (((__MODE__) == TIM_ENCODERMODE_TI1) || \ 01851 ((__MODE__) == TIM_ENCODERMODE_TI2) || \ 01852 ((__MODE__) == TIM_ENCODERMODE_TI12)) 01853 01854 #define IS_TIM_DMA_SOURCE(__SOURCE__) ((((__SOURCE__) & 0xFFFF80FFU) == 0x00000000U) && ((__SOURCE__) != 0x00000000U)) 01855 01856 #define IS_TIM_CHANNELS(__CHANNEL__) (((__CHANNEL__) == TIM_CHANNEL_1) || \ 01857 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 01858 ((__CHANNEL__) == TIM_CHANNEL_3) || \ 01859 ((__CHANNEL__) == TIM_CHANNEL_4) || \ 01860 ((__CHANNEL__) == TIM_CHANNEL_5) || \ 01861 ((__CHANNEL__) == TIM_CHANNEL_6) || \ 01862 ((__CHANNEL__) == TIM_CHANNEL_ALL)) 01863 01864 #define IS_TIM_OPM_CHANNELS(__CHANNEL__) (((__CHANNEL__) == TIM_CHANNEL_1) || \ 01865 ((__CHANNEL__) == TIM_CHANNEL_2)) 01866 01867 #define IS_TIM_COMPLEMENTARY_CHANNELS(__CHANNEL__) (((__CHANNEL__) == TIM_CHANNEL_1) || \ 01868 ((__CHANNEL__) == TIM_CHANNEL_2) || \ 01869 ((__CHANNEL__) == TIM_CHANNEL_3)) 01870 01871 #define IS_TIM_CLOCKSOURCE(__CLOCK__) (((__CLOCK__) == TIM_CLOCKSOURCE_INTERNAL) || \ 01872 ((__CLOCK__) == TIM_CLOCKSOURCE_ETRMODE2) || \ 01873 ((__CLOCK__) == TIM_CLOCKSOURCE_ITR0) || \ 01874 ((__CLOCK__) == TIM_CLOCKSOURCE_ITR1) || \ 01875 ((__CLOCK__) == TIM_CLOCKSOURCE_ITR2) || \ 01876 ((__CLOCK__) == TIM_CLOCKSOURCE_ITR3) || \ 01877 ((__CLOCK__) == TIM_CLOCKSOURCE_TI1ED) || \ 01878 ((__CLOCK__) == TIM_CLOCKSOURCE_TI1) || \ 01879 ((__CLOCK__) == TIM_CLOCKSOURCE_TI2) || \ 01880 ((__CLOCK__) == TIM_CLOCKSOURCE_ETRMODE1)) 01881 01882 #define IS_TIM_CLOCKPOLARITY(__POLARITY__) (((__POLARITY__) == TIM_CLOCKPOLARITY_INVERTED) || \ 01883 ((__POLARITY__) == TIM_CLOCKPOLARITY_NONINVERTED) || \ 01884 ((__POLARITY__) == TIM_CLOCKPOLARITY_RISING) || \ 01885 ((__POLARITY__) == TIM_CLOCKPOLARITY_FALLING) || \ 01886 ((__POLARITY__) == TIM_CLOCKPOLARITY_BOTHEDGE)) 01887 01888 #define IS_TIM_CLOCKPRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV1) || \ 01889 ((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV2) || \ 01890 ((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV4) || \ 01891 ((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV8)) 01892 01893 #define IS_TIM_CLOCKFILTER(__ICFILTER__) ((__ICFILTER__) <= 0xFU) 01894 01895 #define IS_TIM_CLEARINPUT_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_CLEARINPUTPOLARITY_INVERTED) || \ 01896 ((__POLARITY__) == TIM_CLEARINPUTPOLARITY_NONINVERTED)) 01897 01898 #define IS_TIM_CLEARINPUT_PRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV1) || \ 01899 ((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV2) || \ 01900 ((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV4) || \ 01901 ((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV8)) 01902 01903 #define IS_TIM_CLEARINPUT_FILTER(__ICFILTER__) ((__ICFILTER__) <= 0xFU) 01904 01905 #define IS_TIM_OSSR_STATE(__STATE__) (((__STATE__) == TIM_OSSR_ENABLE) || \ 01906 ((__STATE__) == TIM_OSSR_DISABLE)) 01907 01908 #define IS_TIM_OSSI_STATE(__STATE__) (((__STATE__) == TIM_OSSI_ENABLE) || \ 01909 ((__STATE__) == TIM_OSSI_DISABLE)) 01910 01911 #define IS_TIM_LOCK_LEVEL(__LEVEL__) (((__LEVEL__) == TIM_LOCKLEVEL_OFF) || \ 01912 ((__LEVEL__) == TIM_LOCKLEVEL_1) || \ 01913 ((__LEVEL__) == TIM_LOCKLEVEL_2) || \ 01914 ((__LEVEL__) == TIM_LOCKLEVEL_3)) 01915 01916 #define IS_TIM_BREAK_FILTER(__BRKFILTER__) ((__BRKFILTER__) <= 0xFUL) 01917 01918 01919 #define IS_TIM_BREAK_STATE(__STATE__) (((__STATE__) == TIM_BREAK_ENABLE) || \ 01920 ((__STATE__) == TIM_BREAK_DISABLE)) 01921 01922 #define IS_TIM_BREAK_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_BREAKPOLARITY_LOW) || \ 01923 ((__POLARITY__) == TIM_BREAKPOLARITY_HIGH)) 01924 #if defined(TIM_BDTR_BKBID) 01925 01926 #define IS_TIM_BREAK_AFMODE(__AFMODE__) (((__AFMODE__) == TIM_BREAK_AFMODE_INPUT) || \ 01927 ((__AFMODE__) == TIM_BREAK_AFMODE_BIDIRECTIONAL)) 01928 01929 #endif /* TIM_BDTR_BKBID */ 01930 01931 #define IS_TIM_BREAK2_STATE(__STATE__) (((__STATE__) == TIM_BREAK2_ENABLE) || \ 01932 ((__STATE__) == TIM_BREAK2_DISABLE)) 01933 01934 #define IS_TIM_BREAK2_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_BREAK2POLARITY_LOW) || \ 01935 ((__POLARITY__) == TIM_BREAK2POLARITY_HIGH)) 01936 #if defined(TIM_BDTR_BKBID) 01937 01938 #define IS_TIM_BREAK2_AFMODE(__AFMODE__) (((__AFMODE__) == TIM_BREAK2_AFMODE_INPUT) || \ 01939 ((__AFMODE__) == TIM_BREAK2_AFMODE_BIDIRECTIONAL)) 01940 01941 #endif /* TIM_BDTR_BKBID */ 01942 01943 #define IS_TIM_AUTOMATIC_OUTPUT_STATE(__STATE__) (((__STATE__) == TIM_AUTOMATICOUTPUT_ENABLE) || \ 01944 ((__STATE__) == TIM_AUTOMATICOUTPUT_DISABLE)) 01945 01946 #define IS_TIM_GROUPCH5(__OCREF__) ((((__OCREF__) & 0x1FFFFFFFU) == 0x00000000U)) 01947 01948 #define IS_TIM_TRGO_SOURCE(__SOURCE__) (((__SOURCE__) == TIM_TRGO_RESET) || \ 01949 ((__SOURCE__) == TIM_TRGO_ENABLE) || \ 01950 ((__SOURCE__) == TIM_TRGO_UPDATE) || \ 01951 ((__SOURCE__) == TIM_TRGO_OC1) || \ 01952 ((__SOURCE__) == TIM_TRGO_OC1REF) || \ 01953 ((__SOURCE__) == TIM_TRGO_OC2REF) || \ 01954 ((__SOURCE__) == TIM_TRGO_OC3REF) || \ 01955 ((__SOURCE__) == TIM_TRGO_OC4REF)) 01956 01957 #define IS_TIM_TRGO2_SOURCE(__SOURCE__) (((__SOURCE__) == TIM_TRGO2_RESET) || \ 01958 ((__SOURCE__) == TIM_TRGO2_ENABLE) || \ 01959 ((__SOURCE__) == TIM_TRGO2_UPDATE) || \ 01960 ((__SOURCE__) == TIM_TRGO2_OC1) || \ 01961 ((__SOURCE__) == TIM_TRGO2_OC1REF) || \ 01962 ((__SOURCE__) == TIM_TRGO2_OC2REF) || \ 01963 ((__SOURCE__) == TIM_TRGO2_OC3REF) || \ 01964 ((__SOURCE__) == TIM_TRGO2_OC3REF) || \ 01965 ((__SOURCE__) == TIM_TRGO2_OC4REF) || \ 01966 ((__SOURCE__) == TIM_TRGO2_OC5REF) || \ 01967 ((__SOURCE__) == TIM_TRGO2_OC6REF) || \ 01968 ((__SOURCE__) == TIM_TRGO2_OC4REF_RISINGFALLING) || \ 01969 ((__SOURCE__) == TIM_TRGO2_OC6REF_RISINGFALLING) || \ 01970 ((__SOURCE__) == TIM_TRGO2_OC4REF_RISING_OC6REF_RISING) || \ 01971 ((__SOURCE__) == TIM_TRGO2_OC4REF_RISING_OC6REF_FALLING) || \ 01972 ((__SOURCE__) == TIM_TRGO2_OC5REF_RISING_OC6REF_RISING) || \ 01973 ((__SOURCE__) == TIM_TRGO2_OC5REF_RISING_OC6REF_FALLING)) 01974 01975 #define IS_TIM_MSM_STATE(__STATE__) (((__STATE__) == TIM_MASTERSLAVEMODE_ENABLE) || \ 01976 ((__STATE__) == TIM_MASTERSLAVEMODE_DISABLE)) 01977 01978 #define IS_TIM_SLAVE_MODE(__MODE__) (((__MODE__) == TIM_SLAVEMODE_DISABLE) || \ 01979 ((__MODE__) == TIM_SLAVEMODE_RESET) || \ 01980 ((__MODE__) == TIM_SLAVEMODE_GATED) || \ 01981 ((__MODE__) == TIM_SLAVEMODE_TRIGGER) || \ 01982 ((__MODE__) == TIM_SLAVEMODE_EXTERNAL1) || \ 01983 ((__MODE__) == TIM_SLAVEMODE_COMBINED_RESETTRIGGER)) 01984 01985 #define IS_TIM_PWM_MODE(__MODE__) (((__MODE__) == TIM_OCMODE_PWM1) || \ 01986 ((__MODE__) == TIM_OCMODE_PWM2) || \ 01987 ((__MODE__) == TIM_OCMODE_COMBINED_PWM1) || \ 01988 ((__MODE__) == TIM_OCMODE_COMBINED_PWM2) || \ 01989 ((__MODE__) == TIM_OCMODE_ASSYMETRIC_PWM1) || \ 01990 ((__MODE__) == TIM_OCMODE_ASSYMETRIC_PWM2)) 01991 01992 #define IS_TIM_OC_MODE(__MODE__) (((__MODE__) == TIM_OCMODE_TIMING) || \ 01993 ((__MODE__) == TIM_OCMODE_ACTIVE) || \ 01994 ((__MODE__) == TIM_OCMODE_INACTIVE) || \ 01995 ((__MODE__) == TIM_OCMODE_TOGGLE) || \ 01996 ((__MODE__) == TIM_OCMODE_FORCED_ACTIVE) || \ 01997 ((__MODE__) == TIM_OCMODE_FORCED_INACTIVE) || \ 01998 ((__MODE__) == TIM_OCMODE_RETRIGERRABLE_OPM1) || \ 01999 ((__MODE__) == TIM_OCMODE_RETRIGERRABLE_OPM2)) 02000 02001 #define IS_TIM_TRIGGER_SELECTION(__SELECTION__) (((__SELECTION__) == TIM_TS_ITR0) || \ 02002 ((__SELECTION__) == TIM_TS_ITR1) || \ 02003 ((__SELECTION__) == TIM_TS_ITR2) || \ 02004 ((__SELECTION__) == TIM_TS_ITR3) || \ 02005 ((__SELECTION__) == TIM_TS_TI1F_ED) || \ 02006 ((__SELECTION__) == TIM_TS_TI1FP1) || \ 02007 ((__SELECTION__) == TIM_TS_TI2FP2) || \ 02008 ((__SELECTION__) == TIM_TS_ETRF) || \ 02009 ((__SELECTION__) == TIM_TS_ITR4) || \ 02010 ((__SELECTION__) == TIM_TS_ITR5) || \ 02011 ((__SELECTION__) == TIM_TS_ITR6) || \ 02012 ((__SELECTION__) == TIM_TS_ITR7) || \ 02013 ((__SELECTION__) == TIM_TS_ITR8) || \ 02014 ((__SELECTION__) == TIM_TS_ITR12) || \ 02015 ((__SELECTION__) == TIM_TS_ITR13)) 02016 02017 #define IS_TIM_INTERNAL_TRIGGEREVENT_SELECTION(__SELECTION__) (((__SELECTION__) == TIM_TS_ITR0) || \ 02018 ((__SELECTION__) == TIM_TS_ITR1) || \ 02019 ((__SELECTION__) == TIM_TS_ITR2) || \ 02020 ((__SELECTION__) == TIM_TS_ITR3) || \ 02021 ((__SELECTION__) == TIM_TS_ITR4) || \ 02022 ((__SELECTION__) == TIM_TS_ITR5) || \ 02023 ((__SELECTION__) == TIM_TS_ITR6) || \ 02024 ((__SELECTION__) == TIM_TS_ITR7) || \ 02025 ((__SELECTION__) == TIM_TS_ITR8) || \ 02026 ((__SELECTION__) == TIM_TS_ITR12) || \ 02027 ((__SELECTION__) == TIM_TS_ITR13) || \ 02028 ((__SELECTION__) == TIM_TS_NONE)) 02029 02030 #define IS_TIM_TRIGGERPOLARITY(__POLARITY__) (((__POLARITY__) == TIM_TRIGGERPOLARITY_INVERTED ) || \ 02031 ((__POLARITY__) == TIM_TRIGGERPOLARITY_NONINVERTED) || \ 02032 ((__POLARITY__) == TIM_TRIGGERPOLARITY_RISING ) || \ 02033 ((__POLARITY__) == TIM_TRIGGERPOLARITY_FALLING ) || \ 02034 ((__POLARITY__) == TIM_TRIGGERPOLARITY_BOTHEDGE )) 02035 02036 #define IS_TIM_TRIGGERPRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV1) || \ 02037 ((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV2) || \ 02038 ((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV4) || \ 02039 ((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV8)) 02040 02041 #define IS_TIM_TRIGGERFILTER(__ICFILTER__) ((__ICFILTER__) <= 0xFU) 02042 02043 #define IS_TIM_TI1SELECTION(__TI1SELECTION__) (((__TI1SELECTION__) == TIM_TI1SELECTION_CH1) || \ 02044 ((__TI1SELECTION__) == TIM_TI1SELECTION_XORCOMBINATION)) 02045 02046 #define IS_TIM_DMA_LENGTH(__LENGTH__) (((__LENGTH__) == TIM_DMABURSTLENGTH_1TRANSFER) || \ 02047 ((__LENGTH__) == TIM_DMABURSTLENGTH_2TRANSFERS) || \ 02048 ((__LENGTH__) == TIM_DMABURSTLENGTH_3TRANSFERS) || \ 02049 ((__LENGTH__) == TIM_DMABURSTLENGTH_4TRANSFERS) || \ 02050 ((__LENGTH__) == TIM_DMABURSTLENGTH_5TRANSFERS) || \ 02051 ((__LENGTH__) == TIM_DMABURSTLENGTH_6TRANSFERS) || \ 02052 ((__LENGTH__) == TIM_DMABURSTLENGTH_7TRANSFERS) || \ 02053 ((__LENGTH__) == TIM_DMABURSTLENGTH_8TRANSFERS) || \ 02054 ((__LENGTH__) == TIM_DMABURSTLENGTH_9TRANSFERS) || \ 02055 ((__LENGTH__) == TIM_DMABURSTLENGTH_10TRANSFERS) || \ 02056 ((__LENGTH__) == TIM_DMABURSTLENGTH_11TRANSFERS) || \ 02057 ((__LENGTH__) == TIM_DMABURSTLENGTH_12TRANSFERS) || \ 02058 ((__LENGTH__) == TIM_DMABURSTLENGTH_13TRANSFERS) || \ 02059 ((__LENGTH__) == TIM_DMABURSTLENGTH_14TRANSFERS) || \ 02060 ((__LENGTH__) == TIM_DMABURSTLENGTH_15TRANSFERS) || \ 02061 ((__LENGTH__) == TIM_DMABURSTLENGTH_16TRANSFERS) || \ 02062 ((__LENGTH__) == TIM_DMABURSTLENGTH_17TRANSFERS) || \ 02063 ((__LENGTH__) == TIM_DMABURSTLENGTH_18TRANSFERS)) 02064 02065 #define IS_TIM_DMA_DATA_LENGTH(LENGTH) (((LENGTH) >= 0x1U) && ((LENGTH) < 0x10000U)) 02066 02067 #define IS_TIM_IC_FILTER(__ICFILTER__) ((__ICFILTER__) <= 0xFU) 02068 02069 #define IS_TIM_DEADTIME(__DEADTIME__) ((__DEADTIME__) <= 0xFFU) 02070 02071 #define IS_TIM_BREAK_SYSTEM(__CONFIG__) (((__CONFIG__) == TIM_BREAK_SYSTEM_ECC) || \ 02072 ((__CONFIG__) == TIM_BREAK_SYSTEM_PVD) || \ 02073 ((__CONFIG__) == TIM_BREAK_SYSTEM_SRAM_PARITY_ERROR) || \ 02074 ((__CONFIG__) == TIM_BREAK_SYSTEM_LOCKUP)) 02075 02076 #define IS_TIM_SLAVEMODE_TRIGGER_ENABLED(__TRIGGER__) (((__TRIGGER__) == TIM_SLAVEMODE_TRIGGER) || \ 02077 ((__TRIGGER__) == TIM_SLAVEMODE_COMBINED_RESETTRIGGER)) 02078 02079 #define TIM_SET_ICPRESCALERVALUE(__HANDLE__, __CHANNEL__, __ICPSC__) \ 02080 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 |= (__ICPSC__)) :\ 02081 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 |= ((__ICPSC__) << 8U)) :\ 02082 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 |= (__ICPSC__)) :\ 02083 ((__HANDLE__)->Instance->CCMR2 |= ((__ICPSC__) << 8U))) 02084 02085 #define TIM_RESET_ICPRESCALERVALUE(__HANDLE__, __CHANNEL__) \ 02086 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 &= ~TIM_CCMR1_IC1PSC) :\ 02087 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 &= ~TIM_CCMR1_IC2PSC) :\ 02088 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 &= ~TIM_CCMR2_IC3PSC) :\ 02089 ((__HANDLE__)->Instance->CCMR2 &= ~TIM_CCMR2_IC4PSC)) 02090 02091 #define TIM_SET_CAPTUREPOLARITY(__HANDLE__, __CHANNEL__, __POLARITY__) \ 02092 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCER |= (__POLARITY__)) :\ 02093 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCER |= ((__POLARITY__) << 4U)) :\ 02094 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCER |= ((__POLARITY__) << 8U)) :\ 02095 ((__HANDLE__)->Instance->CCER |= (((__POLARITY__) << 12U)))) 02096 02097 #define TIM_RESET_CAPTUREPOLARITY(__HANDLE__, __CHANNEL__) \ 02098 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCER &= ~(TIM_CCER_CC1P | TIM_CCER_CC1NP)) :\ 02099 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCER &= ~(TIM_CCER_CC2P | TIM_CCER_CC2NP)) :\ 02100 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCER &= ~(TIM_CCER_CC3P | TIM_CCER_CC3NP)) :\ 02101 ((__HANDLE__)->Instance->CCER &= ~(TIM_CCER_CC4P | TIM_CCER_CC4NP))) 02102 02103 #define TIM_CHANNEL_STATE_GET(__HANDLE__, __CHANNEL__)\ 02104 (((__CHANNEL__) == TIM_CHANNEL_1) ? (__HANDLE__)->ChannelState[0] :\ 02105 ((__CHANNEL__) == TIM_CHANNEL_2) ? (__HANDLE__)->ChannelState[1] :\ 02106 ((__CHANNEL__) == TIM_CHANNEL_3) ? (__HANDLE__)->ChannelState[2] :\ 02107 ((__CHANNEL__) == TIM_CHANNEL_4) ? (__HANDLE__)->ChannelState[3] :\ 02108 ((__CHANNEL__) == TIM_CHANNEL_5) ? (__HANDLE__)->ChannelState[4] :\ 02109 (__HANDLE__)->ChannelState[5]) 02110 02111 #define TIM_CHANNEL_STATE_SET(__HANDLE__, __CHANNEL__, __CHANNEL_STATE__) \ 02112 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->ChannelState[0] = (__CHANNEL_STATE__)) :\ 02113 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->ChannelState[1] = (__CHANNEL_STATE__)) :\ 02114 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->ChannelState[2] = (__CHANNEL_STATE__)) :\ 02115 ((__CHANNEL__) == TIM_CHANNEL_4) ? ((__HANDLE__)->ChannelState[3] = (__CHANNEL_STATE__)) :\ 02116 ((__CHANNEL__) == TIM_CHANNEL_5) ? ((__HANDLE__)->ChannelState[4] = (__CHANNEL_STATE__)) :\ 02117 ((__HANDLE__)->ChannelState[5] = (__CHANNEL_STATE__))) 02118 02119 #define TIM_CHANNEL_STATE_SET_ALL(__HANDLE__, __CHANNEL_STATE__) do { \ 02120 (__HANDLE__)->ChannelState[0] = \ 02121 (__CHANNEL_STATE__); \ 02122 (__HANDLE__)->ChannelState[1] = \ 02123 (__CHANNEL_STATE__); \ 02124 (__HANDLE__)->ChannelState[2] = \ 02125 (__CHANNEL_STATE__); \ 02126 (__HANDLE__)->ChannelState[3] = \ 02127 (__CHANNEL_STATE__); \ 02128 (__HANDLE__)->ChannelState[4] = \ 02129 (__CHANNEL_STATE__); \ 02130 (__HANDLE__)->ChannelState[5] = \ 02131 (__CHANNEL_STATE__); \ 02132 } while(0) 02133 02134 #define TIM_CHANNEL_N_STATE_GET(__HANDLE__, __CHANNEL__)\ 02135 (((__CHANNEL__) == TIM_CHANNEL_1) ? (__HANDLE__)->ChannelNState[0] :\ 02136 ((__CHANNEL__) == TIM_CHANNEL_2) ? (__HANDLE__)->ChannelNState[1] :\ 02137 ((__CHANNEL__) == TIM_CHANNEL_3) ? (__HANDLE__)->ChannelNState[2] :\ 02138 (__HANDLE__)->ChannelNState[3]) 02139 02140 #define TIM_CHANNEL_N_STATE_SET(__HANDLE__, __CHANNEL__, __CHANNEL_STATE__) \ 02141 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->ChannelNState[0] = (__CHANNEL_STATE__)) :\ 02142 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->ChannelNState[1] = (__CHANNEL_STATE__)) :\ 02143 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->ChannelNState[2] = (__CHANNEL_STATE__)) :\ 02144 ((__HANDLE__)->ChannelNState[3] = (__CHANNEL_STATE__))) 02145 02146 #define TIM_CHANNEL_N_STATE_SET_ALL(__HANDLE__, __CHANNEL_STATE__) do { \ 02147 (__HANDLE__)->ChannelNState[0] = \ 02148 (__CHANNEL_STATE__); \ 02149 (__HANDLE__)->ChannelNState[1] = \ 02150 (__CHANNEL_STATE__); \ 02151 (__HANDLE__)->ChannelNState[2] = \ 02152 (__CHANNEL_STATE__); \ 02153 (__HANDLE__)->ChannelNState[3] = \ 02154 (__CHANNEL_STATE__); \ 02155 } while(0) 02156 02157 /** 02158 * @} 02159 */ 02160 /* End of private macros -----------------------------------------------------*/ 02161 02162 /* Include TIM HAL Extended module */ 02163 #include "stm32h7xx_hal_tim_ex.h" 02164 02165 /* Exported functions --------------------------------------------------------*/ 02166 /** @addtogroup TIM_Exported_Functions TIM Exported Functions 02167 * @{ 02168 */ 02169 02170 /** @addtogroup TIM_Exported_Functions_Group1 TIM Time Base functions 02171 * @brief Time Base functions 02172 * @{ 02173 */ 02174 /* Time Base functions ********************************************************/ 02175 HAL_StatusTypeDef HAL_TIM_Base_Init(TIM_HandleTypeDef *htim); 02176 HAL_StatusTypeDef HAL_TIM_Base_DeInit(TIM_HandleTypeDef *htim); 02177 void HAL_TIM_Base_MspInit(TIM_HandleTypeDef *htim); 02178 void HAL_TIM_Base_MspDeInit(TIM_HandleTypeDef *htim); 02179 /* Blocking mode: Polling */ 02180 HAL_StatusTypeDef HAL_TIM_Base_Start(TIM_HandleTypeDef *htim); 02181 HAL_StatusTypeDef HAL_TIM_Base_Stop(TIM_HandleTypeDef *htim); 02182 /* Non-Blocking mode: Interrupt */ 02183 HAL_StatusTypeDef HAL_TIM_Base_Start_IT(TIM_HandleTypeDef *htim); 02184 HAL_StatusTypeDef HAL_TIM_Base_Stop_IT(TIM_HandleTypeDef *htim); 02185 /* Non-Blocking mode: DMA */ 02186 HAL_StatusTypeDef HAL_TIM_Base_Start_DMA(TIM_HandleTypeDef *htim, uint32_t *pData, uint16_t Length); 02187 HAL_StatusTypeDef HAL_TIM_Base_Stop_DMA(TIM_HandleTypeDef *htim); 02188 /** 02189 * @} 02190 */ 02191 02192 /** @addtogroup TIM_Exported_Functions_Group2 TIM Output Compare functions 02193 * @brief TIM Output Compare functions 02194 * @{ 02195 */ 02196 /* Timer Output Compare functions *********************************************/ 02197 HAL_StatusTypeDef HAL_TIM_OC_Init(TIM_HandleTypeDef *htim); 02198 HAL_StatusTypeDef HAL_TIM_OC_DeInit(TIM_HandleTypeDef *htim); 02199 void HAL_TIM_OC_MspInit(TIM_HandleTypeDef *htim); 02200 void HAL_TIM_OC_MspDeInit(TIM_HandleTypeDef *htim); 02201 /* Blocking mode: Polling */ 02202 HAL_StatusTypeDef HAL_TIM_OC_Start(TIM_HandleTypeDef *htim, uint32_t Channel); 02203 HAL_StatusTypeDef HAL_TIM_OC_Stop(TIM_HandleTypeDef *htim, uint32_t Channel); 02204 /* Non-Blocking mode: Interrupt */ 02205 HAL_StatusTypeDef HAL_TIM_OC_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel); 02206 HAL_StatusTypeDef HAL_TIM_OC_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel); 02207 /* Non-Blocking mode: DMA */ 02208 HAL_StatusTypeDef HAL_TIM_OC_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData, uint16_t Length); 02209 HAL_StatusTypeDef HAL_TIM_OC_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel); 02210 /** 02211 * @} 02212 */ 02213 02214 /** @addtogroup TIM_Exported_Functions_Group3 TIM PWM functions 02215 * @brief TIM PWM functions 02216 * @{ 02217 */ 02218 /* Timer PWM functions ********************************************************/ 02219 HAL_StatusTypeDef HAL_TIM_PWM_Init(TIM_HandleTypeDef *htim); 02220 HAL_StatusTypeDef HAL_TIM_PWM_DeInit(TIM_HandleTypeDef *htim); 02221 void HAL_TIM_PWM_MspInit(TIM_HandleTypeDef *htim); 02222 void HAL_TIM_PWM_MspDeInit(TIM_HandleTypeDef *htim); 02223 /* Blocking mode: Polling */ 02224 HAL_StatusTypeDef HAL_TIM_PWM_Start(TIM_HandleTypeDef *htim, uint32_t Channel); 02225 HAL_StatusTypeDef HAL_TIM_PWM_Stop(TIM_HandleTypeDef *htim, uint32_t Channel); 02226 /* Non-Blocking mode: Interrupt */ 02227 HAL_StatusTypeDef HAL_TIM_PWM_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel); 02228 HAL_StatusTypeDef HAL_TIM_PWM_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel); 02229 /* Non-Blocking mode: DMA */ 02230 HAL_StatusTypeDef HAL_TIM_PWM_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData, uint16_t Length); 02231 HAL_StatusTypeDef HAL_TIM_PWM_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel); 02232 /** 02233 * @} 02234 */ 02235 02236 /** @addtogroup TIM_Exported_Functions_Group4 TIM Input Capture functions 02237 * @brief TIM Input Capture functions 02238 * @{ 02239 */ 02240 /* Timer Input Capture functions **********************************************/ 02241 HAL_StatusTypeDef HAL_TIM_IC_Init(TIM_HandleTypeDef *htim); 02242 HAL_StatusTypeDef HAL_TIM_IC_DeInit(TIM_HandleTypeDef *htim); 02243 void HAL_TIM_IC_MspInit(TIM_HandleTypeDef *htim); 02244 void HAL_TIM_IC_MspDeInit(TIM_HandleTypeDef *htim); 02245 /* Blocking mode: Polling */ 02246 HAL_StatusTypeDef HAL_TIM_IC_Start(TIM_HandleTypeDef *htim, uint32_t Channel); 02247 HAL_StatusTypeDef HAL_TIM_IC_Stop(TIM_HandleTypeDef *htim, uint32_t Channel); 02248 /* Non-Blocking mode: Interrupt */ 02249 HAL_StatusTypeDef HAL_TIM_IC_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel); 02250 HAL_StatusTypeDef HAL_TIM_IC_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel); 02251 /* Non-Blocking mode: DMA */ 02252 HAL_StatusTypeDef HAL_TIM_IC_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData, uint16_t Length); 02253 HAL_StatusTypeDef HAL_TIM_IC_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel); 02254 /** 02255 * @} 02256 */ 02257 02258 /** @addtogroup TIM_Exported_Functions_Group5 TIM One Pulse functions 02259 * @brief TIM One Pulse functions 02260 * @{ 02261 */ 02262 /* Timer One Pulse functions **************************************************/ 02263 HAL_StatusTypeDef HAL_TIM_OnePulse_Init(TIM_HandleTypeDef *htim, uint32_t OnePulseMode); 02264 HAL_StatusTypeDef HAL_TIM_OnePulse_DeInit(TIM_HandleTypeDef *htim); 02265 void HAL_TIM_OnePulse_MspInit(TIM_HandleTypeDef *htim); 02266 void HAL_TIM_OnePulse_MspDeInit(TIM_HandleTypeDef *htim); 02267 /* Blocking mode: Polling */ 02268 HAL_StatusTypeDef HAL_TIM_OnePulse_Start(TIM_HandleTypeDef *htim, uint32_t OutputChannel); 02269 HAL_StatusTypeDef HAL_TIM_OnePulse_Stop(TIM_HandleTypeDef *htim, uint32_t OutputChannel); 02270 /* Non-Blocking mode: Interrupt */ 02271 HAL_StatusTypeDef HAL_TIM_OnePulse_Start_IT(TIM_HandleTypeDef *htim, uint32_t OutputChannel); 02272 HAL_StatusTypeDef HAL_TIM_OnePulse_Stop_IT(TIM_HandleTypeDef *htim, uint32_t OutputChannel); 02273 /** 02274 * @} 02275 */ 02276 02277 /** @addtogroup TIM_Exported_Functions_Group6 TIM Encoder functions 02278 * @brief TIM Encoder functions 02279 * @{ 02280 */ 02281 /* Timer Encoder functions ****************************************************/ 02282 HAL_StatusTypeDef HAL_TIM_Encoder_Init(TIM_HandleTypeDef *htim, TIM_Encoder_InitTypeDef *sConfig); 02283 HAL_StatusTypeDef HAL_TIM_Encoder_DeInit(TIM_HandleTypeDef *htim); 02284 void HAL_TIM_Encoder_MspInit(TIM_HandleTypeDef *htim); 02285 void HAL_TIM_Encoder_MspDeInit(TIM_HandleTypeDef *htim); 02286 /* Blocking mode: Polling */ 02287 HAL_StatusTypeDef HAL_TIM_Encoder_Start(TIM_HandleTypeDef *htim, uint32_t Channel); 02288 HAL_StatusTypeDef HAL_TIM_Encoder_Stop(TIM_HandleTypeDef *htim, uint32_t Channel); 02289 /* Non-Blocking mode: Interrupt */ 02290 HAL_StatusTypeDef HAL_TIM_Encoder_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel); 02291 HAL_StatusTypeDef HAL_TIM_Encoder_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel); 02292 /* Non-Blocking mode: DMA */ 02293 HAL_StatusTypeDef HAL_TIM_Encoder_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData1, 02294 uint32_t *pData2, uint16_t Length); 02295 HAL_StatusTypeDef HAL_TIM_Encoder_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel); 02296 /** 02297 * @} 02298 */ 02299 02300 /** @addtogroup TIM_Exported_Functions_Group7 TIM IRQ handler management 02301 * @brief IRQ handler management 02302 * @{ 02303 */ 02304 /* Interrupt Handler functions ***********************************************/ 02305 void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim); 02306 /** 02307 * @} 02308 */ 02309 02310 /** @defgroup TIM_Exported_Functions_Group8 TIM Peripheral Control functions 02311 * @brief Peripheral Control functions 02312 * @{ 02313 */ 02314 /* Control functions *********************************************************/ 02315 HAL_StatusTypeDef HAL_TIM_OC_ConfigChannel(TIM_HandleTypeDef *htim, TIM_OC_InitTypeDef *sConfig, uint32_t Channel); 02316 HAL_StatusTypeDef HAL_TIM_PWM_ConfigChannel(TIM_HandleTypeDef *htim, TIM_OC_InitTypeDef *sConfig, uint32_t Channel); 02317 HAL_StatusTypeDef HAL_TIM_IC_ConfigChannel(TIM_HandleTypeDef *htim, TIM_IC_InitTypeDef *sConfig, uint32_t Channel); 02318 HAL_StatusTypeDef HAL_TIM_OnePulse_ConfigChannel(TIM_HandleTypeDef *htim, TIM_OnePulse_InitTypeDef *sConfig, 02319 uint32_t OutputChannel, uint32_t InputChannel); 02320 HAL_StatusTypeDef HAL_TIM_ConfigOCrefClear(TIM_HandleTypeDef *htim, TIM_ClearInputConfigTypeDef *sClearInputConfig, 02321 uint32_t Channel); 02322 HAL_StatusTypeDef HAL_TIM_ConfigClockSource(TIM_HandleTypeDef *htim, TIM_ClockConfigTypeDef *sClockSourceConfig); 02323 HAL_StatusTypeDef HAL_TIM_ConfigTI1Input(TIM_HandleTypeDef *htim, uint32_t TI1_Selection); 02324 HAL_StatusTypeDef HAL_TIM_SlaveConfigSynchro(TIM_HandleTypeDef *htim, TIM_SlaveConfigTypeDef *sSlaveConfig); 02325 HAL_StatusTypeDef HAL_TIM_SlaveConfigSynchro_IT(TIM_HandleTypeDef *htim, TIM_SlaveConfigTypeDef *sSlaveConfig); 02326 HAL_StatusTypeDef HAL_TIM_DMABurst_WriteStart(TIM_HandleTypeDef *htim, uint32_t BurstBaseAddress, 02327 uint32_t BurstRequestSrc, uint32_t *BurstBuffer, uint32_t BurstLength); 02328 HAL_StatusTypeDef HAL_TIM_DMABurst_MultiWriteStart(TIM_HandleTypeDef *htim, uint32_t BurstBaseAddress, 02329 uint32_t BurstRequestSrc, uint32_t *BurstBuffer, 02330 uint32_t BurstLength, uint32_t DataLength); 02331 HAL_StatusTypeDef HAL_TIM_DMABurst_WriteStop(TIM_HandleTypeDef *htim, uint32_t BurstRequestSrc); 02332 HAL_StatusTypeDef HAL_TIM_DMABurst_ReadStart(TIM_HandleTypeDef *htim, uint32_t BurstBaseAddress, 02333 uint32_t BurstRequestSrc, uint32_t *BurstBuffer, uint32_t BurstLength); 02334 HAL_StatusTypeDef HAL_TIM_DMABurst_MultiReadStart(TIM_HandleTypeDef *htim, uint32_t BurstBaseAddress, 02335 uint32_t BurstRequestSrc, uint32_t *BurstBuffer, 02336 uint32_t BurstLength, uint32_t DataLength); 02337 HAL_StatusTypeDef HAL_TIM_DMABurst_ReadStop(TIM_HandleTypeDef *htim, uint32_t BurstRequestSrc); 02338 HAL_StatusTypeDef HAL_TIM_GenerateEvent(TIM_HandleTypeDef *htim, uint32_t EventSource); 02339 uint32_t HAL_TIM_ReadCapturedValue(TIM_HandleTypeDef *htim, uint32_t Channel); 02340 /** 02341 * @} 02342 */ 02343 02344 /** @defgroup TIM_Exported_Functions_Group9 TIM Callbacks functions 02345 * @brief TIM Callbacks functions 02346 * @{ 02347 */ 02348 /* Callback in non blocking modes (Interrupt and DMA) *************************/ 02349 void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim); 02350 void HAL_TIM_PeriodElapsedHalfCpltCallback(TIM_HandleTypeDef *htim); 02351 void HAL_TIM_OC_DelayElapsedCallback(TIM_HandleTypeDef *htim); 02352 void HAL_TIM_IC_CaptureCallback(TIM_HandleTypeDef *htim); 02353 void HAL_TIM_IC_CaptureHalfCpltCallback(TIM_HandleTypeDef *htim); 02354 void HAL_TIM_PWM_PulseFinishedCallback(TIM_HandleTypeDef *htim); 02355 void HAL_TIM_PWM_PulseFinishedHalfCpltCallback(TIM_HandleTypeDef *htim); 02356 void HAL_TIM_TriggerCallback(TIM_HandleTypeDef *htim); 02357 void HAL_TIM_TriggerHalfCpltCallback(TIM_HandleTypeDef *htim); 02358 void HAL_TIM_ErrorCallback(TIM_HandleTypeDef *htim); 02359 02360 /* Callbacks Register/UnRegister functions ***********************************/ 02361 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) 02362 HAL_StatusTypeDef HAL_TIM_RegisterCallback(TIM_HandleTypeDef *htim, HAL_TIM_CallbackIDTypeDef CallbackID, 02363 pTIM_CallbackTypeDef pCallback); 02364 HAL_StatusTypeDef HAL_TIM_UnRegisterCallback(TIM_HandleTypeDef *htim, HAL_TIM_CallbackIDTypeDef CallbackID); 02365 #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ 02366 02367 /** 02368 * @} 02369 */ 02370 02371 /** @defgroup TIM_Exported_Functions_Group10 TIM Peripheral State functions 02372 * @brief Peripheral State functions 02373 * @{ 02374 */ 02375 /* Peripheral State functions ************************************************/ 02376 HAL_TIM_StateTypeDef HAL_TIM_Base_GetState(TIM_HandleTypeDef *htim); 02377 HAL_TIM_StateTypeDef HAL_TIM_OC_GetState(TIM_HandleTypeDef *htim); 02378 HAL_TIM_StateTypeDef HAL_TIM_PWM_GetState(TIM_HandleTypeDef *htim); 02379 HAL_TIM_StateTypeDef HAL_TIM_IC_GetState(TIM_HandleTypeDef *htim); 02380 HAL_TIM_StateTypeDef HAL_TIM_OnePulse_GetState(TIM_HandleTypeDef *htim); 02381 HAL_TIM_StateTypeDef HAL_TIM_Encoder_GetState(TIM_HandleTypeDef *htim); 02382 02383 /* Peripheral Channel state functions ************************************************/ 02384 HAL_TIM_ActiveChannel HAL_TIM_GetActiveChannel(TIM_HandleTypeDef *htim); 02385 HAL_TIM_ChannelStateTypeDef HAL_TIM_GetChannelState(TIM_HandleTypeDef *htim, uint32_t Channel); 02386 HAL_TIM_DMABurstStateTypeDef HAL_TIM_DMABurstState(TIM_HandleTypeDef *htim); 02387 /** 02388 * @} 02389 */ 02390 02391 /** 02392 * @} 02393 */ 02394 /* End of exported functions -------------------------------------------------*/ 02395 02396 /* Private functions----------------------------------------------------------*/ 02397 /** @defgroup TIM_Private_Functions TIM Private Functions 02398 * @{ 02399 */ 02400 void TIM_Base_SetConfig(TIM_TypeDef *TIMx, TIM_Base_InitTypeDef *Structure); 02401 void TIM_TI1_SetConfig(TIM_TypeDef *TIMx, uint32_t TIM_ICPolarity, uint32_t TIM_ICSelection, uint32_t TIM_ICFilter); 02402 void TIM_OC2_SetConfig(TIM_TypeDef *TIMx, TIM_OC_InitTypeDef *OC_Config); 02403 void TIM_ETR_SetConfig(TIM_TypeDef *TIMx, uint32_t TIM_ExtTRGPrescaler, 02404 uint32_t TIM_ExtTRGPolarity, uint32_t ExtTRGFilter); 02405 02406 void TIM_DMADelayPulseHalfCplt(DMA_HandleTypeDef *hdma); 02407 void TIM_DMAError(DMA_HandleTypeDef *hdma); 02408 void TIM_DMACaptureCplt(DMA_HandleTypeDef *hdma); 02409 void TIM_DMACaptureHalfCplt(DMA_HandleTypeDef *hdma); 02410 void TIM_CCxChannelCmd(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t ChannelState); 02411 02412 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) 02413 void TIM_ResetCallback(TIM_HandleTypeDef *htim); 02414 #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ 02415 02416 /** 02417 * @} 02418 */ 02419 /* End of private functions --------------------------------------------------*/ 02420 02421 /** 02422 * @} 02423 */ 02424 02425 /** 02426 * @} 02427 */ 02428 02429 #ifdef __cplusplus 02430 } 02431 #endif 02432 02433 #endif /* STM32H7xx_HAL_TIM_H */